Cadence Announces VirtualBridge Adapter for Palladium Z1 Emulator to Accelerate Software Bring-Up Time by Up to Three Months

SAN JOSE, Calif., May 31, 2017 — (PRNewswire) — Cadence Design Systems, Inc. (NASDAQ: CDNS) today announced the release of the new VirtualBridge Adapter, a virtual emulation technology that accelerates software bring-up in pre-silicon verification versus RTL simulation. The VirtualBridge Adapter allows software engineers to start their pre-silicon verification tasks with the Cadence® Palladium® Z1 Enterprise Emulation Platform up to three months earlier, complementing their traditional in-circuit emulation use model. For more information on the new VirtualBridge Adapter, visit www.cadence.com/go/virtualbridge.

Cadence Logo. (PRNewsFoto/Cadence Design Systems, Inc.) (PRNewsFoto/CADENCE DESIGN SYSTEMS_ INC_) (PRNewsFoto/CADENCE DESIGN SYSTEMS, INC.)

The VirtualBridge Adapter is available as a software add-on to the Palladium Z1 platform. The adapter expands the customer's use model and enables teams to extract the most value out of their hardware investment. It allows engineers to interface virtually with peripherals, providing the flexibility to run jobs without physical constraints, and improving debug efficiency by augmenting physical debug with virtual debug capabilities for repeatable debug and controlled error injection. Through a balanced distribution of verification tasks between in-circuit and virtual emulation and smooth integration with other Cadence tools such as Palladium Hybrid, design teams can maximize their hardware investments and reduce overall software bring-up time.

"Virtual emulation is a key capability for software-driven hardware verification and system validation," said Dr. Anirudh Devgan, executive vice president and general manager of the Digital & Signoff Group and the System & Verification Group at Cadence. "Coupled with our Palladium Z1 emulator, the VirtualBridge Adapter enables our users to further shorten their development cycle as they are pressed to bring quality products to market quickly."

The VirtualBridge Adapter further extends the innovation within the Cadence Verification Suite and supports the company's System Design Enablement strategy, which enables system and semiconductor companies to create complete, differentiated end products more efficiently. The Verification Suite is comprised of best-in-class core engines, verification fabric technologies and solutions that increase design quality and throughput, fulfilling verification requirements for a wide variety of applications and vertical segments.

"Cadence's VirtualBridge Adapter enables us to implement complex, multi-GPU configurations with ease," said Narendra Konda, director of hardware engineering at NVIDIA. "It complements the Palladium Z1 platform's in-circuit emulation testing capability and enables us to run our applications and drivers earlier in our development cycle."

About Cadence
Cadence enables electronic systems and semiconductor companies to create the innovative end products that are transforming the way people live, work and play. Cadence software, hardware and semiconductor IP are used by customers to deliver products to market faster. The company's System Design Enablement strategy helps customers develop differentiated products—from chips to boards to systems—in mobile, consumer, cloud datacenter, automotive, aerospace, IoT, industrial and other market segments. Cadence is listed as one of Fortune Magazine's 100 Best Companies to Work For. Learn more at cadence.com.

© 2017 Cadence Design Systems, Inc. All rights reserved worldwide. Cadence, the Cadence logo and the other Cadence marks found at www.cadence.com/go/trademarks are trademarks or registered trademarks of Cadence Design Systems, Inc. All other trademarks are the property of their respective owners.

For more information, please contact:
Cadence Newsroom
408-944-7039
newsroom@cadence.com

 

To view the original version on PR Newswire, visit: http://www.prnewswire.com/news-releases/cadence-announces-virtualbridge-adapter-for-palladium-z1-emulator-to-accelerate-software-bring-up-time-by-up-to-three-months-300465750.html

SOURCE Cadence Design Systems, Inc.

Contact:
Cadence Design Systems, Inc.
Web: http://www.cadence.com

Featured Video
Jobs
Design Verification Engineer for Blockwork IT at Milpitas, California
Senior Firmware Architect - Server Manageability for Nvidia at Santa Clara, California
Sr. Silicon Design Engineer for AMD at Santa Clara, California
CAD Engineer for Nvidia at Santa Clara, California
GPU Design Verification Engineer for AMD at Santa Clara, California
Senior Platform Software Engineer, AI Server - GPU for Nvidia at Santa Clara, California
Upcoming Events
Phil Kaufman Award Ceremony and Banquet to be held November 6 at Hayes Mansion at Hayes Mansion 200 Edenvale Ave San Jose CA - Nov 6, 2024
SEMICON Europa 2024 at Messe München München Germany - Nov 12 - 15, 2024
DVCon Europe 2023 at Holiday Inn Munich – City Centre Munich Germany - Nov 14 - 15, 2024
SEMI MEMS & Imaging Sensors Summit, at International Conference Center Munich Germany - Nov 14, 2024



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering TechJobsCafe - Technical Jobs and Resumes GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise