Cadence Validates ARM Optimized Libraries for 45nm SOI Process

SAN JOSE, CA -- (MARKET WIRE) -- Jul 27, 2009 -- Cadence Design Systems, Inc. (NASDAQ: CDNS), the leader in global electronic design innovation, announced today that they have validated a new generation of ASIC libraries from ARM using the Cadence® Encounter® Digital Implementation System targeting IBM's 45-nanometer silicon-on-insulator (SOI) manufacturing process. The development marks another milestone in a multiyear collaboration enabling efficient utilization of IBM's low-power, high-performance SOI technology for next-generation designs.

"Our collaboration with Cadence on the early validation of their tools will ensure design readiness for customers of IBM's 45nm SOI technology. Collectively, ARM, Cadence and IBM offer a reliable design platform wherever speed, functionality and low power consumption are needed," said Tom Lantzsch, vice president, physical IP division, ARM. "These new silicon-validated 45nm SOI libraries enable the creation of power efficient SOCs, while reducing development time and cost."

The ARM 45nm SOI libraries were developed using the Cadence Virtuoso® custom design platform 6.1 and validated on multiple designs in the Cadence Encounter Digital Implementation System, a complete RTL-to-GDSII design environment that features the Si2 Common Power Format (CPF) for low power design, native signoff-in-the-loop for interconnect extraction, timing, power, and signal integrity plus fully integrated Cadence design-for-manufacturing (DFM) technology. The entire Cadence end-to-end design, implementation, and verification solution is proven to fully support the SOI manufacturing process.

"The collaboration among Cadence, ARM and IBM is vital to designers targeting our SOI technology," said Richard Busch, director, IBM ASIC Products. "It's imperative that these libraries are designed, verified and implemented in close correlation to our SOI process so designers can achieve the full benefits of higher performance and lower power consumption versus bulk CMOS technologies."

"We're excited to play a vital role in this collaboration to deliver advanced SOI-ready solutions to the design community at a time when the ability to match performance and power requirements are a growing concern," said Dr. Chi-Ping Hsu, senior vice president of research and development for the implementation group at Cadence. "As an industry leader in driving advanced low power solutions, the collaboration with other leaders in the SOI Consortium enables rapid deployment of comprehensive high-performance and energy-efficient process technologies integrated with industry standard design methodologies."

About Cadence

Cadence enables global electronic design innovation and plays an essential role in the creation of today's integrated circuits and electronics. Customers use Cadence software and hardware, methodologies, and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers, and research facilities around the world to serve the global electronics industry. More information about the company, its products, and services is available at www.cadence.com.

Cadence, the Cadence logo, and Encounter are registered trademarks of Cadence Design Systems, Inc. in the United States and other countries. All other trademarks are the property of their respective owners.

Add to Digg Bookmark with del.icio.us Add to Newsvine

For more information, please contact:
Dan Holden
Cadence Design Systems, Inc.
408-944-7457

Email Contact


Featured Video
Editorial
More Editorial  
Jobs
Design Verification Engineer for Blockwork IT at Milpitas, California
GPU Design Verification Engineer for AMD at Santa Clara, California
Senior Platform Software Engineer, AI Server - GPU for Nvidia at Santa Clara, California
Sr. Silicon Design Engineer for AMD at Santa Clara, California
Senior Firmware Architect - Server Manageability for Nvidia at Santa Clara, California
CAD Engineer for Nvidia at Santa Clara, California
Upcoming Events
MEMS & Sensors Executive Congress (MSEC 2024) at Château-Bromont Hotel in Bromont Quebec Canada - Oct 7 - 9, 2024
PCB West 2024 at Santa Clara Convention Center Santa Clara CA - Oct 8 - 11, 2024
DVcon Europe 2024 at Holiday Inn Munich City Center, Munich Germany - Oct 15 - 16, 2024
International Test Conference (ITC) at United States - Nov 3 - 8, 2024



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering TechJobsCafe - Technical Jobs and Resumes GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise