Si2 Announces Member Demonstrations at the Design Automation Conference

AUSTIN, Texas — (BUSINESS WIRE) — July 10, 2009 Seven companies/organizations will be demonstrating significant progress advancing design flow interoperability in the Silicon Integration Initiative (Si2) Booth #1400 at the Design Automation Conference on July 26-31, at the Moscone Convention Center in San Francisco, CA. These companies will be showing how Si2 standards such as OpenAccess, the Common Power Format (CPF), the Open Modeling Interface and new Design for Manufacturability techniques can provide innovative approaches to critical IC design flow issues. The Design for Manufacturability demos will feature the top four EDA companies, two large IDMs, two startups and one research consortium that represents 7 large Japanese companies and 3 Japanese Universities – all working together!

AnaGlobe Technology: will demonstrate their OpenAccess-based integrated solution, customizable framework, supporting three scripting languages: TCL, Perl, and Python. Its second generation constraint-based OA Pcell Designer provides more powerful functions with a more friendly user interface which supports mixed use of TCL, Perl, and Python, and GUI.

Cadence Design Systems: will demonstrate solutions using several widely-deployed Si2 standards - OpenAccess, Common Power Format, and ECSM. Hear from experts how you can use these industry-leading solutions from Cadence to address your most challenging mixed-signal, low-power, or advanced-node design problems.

Design for Manufacturability Coalition: will show two demos in the Si2 booth, supported by 9 companies, including leading EDA vendors, large IDMs, startups and a research organization. These demos will show: (1) Cell Level Find and Fix Demo that analyzes and corrects the DFM hotspots inside of approximately 100 different standard Open Cells; (2) Block Level Find and Fix Demo that analyzes and corrects the DFM hotspots in the routing between Open Cells with a ~100K+ gates (50K instances) Block. These demos will detail the standards that are in development that were used such as: Standard DRC checking, Standard Litho checking, Generic Litho Models, and Hotspot Interface Format

Magma Design Automation: will provide an overview of the Talus® low-power design flow which provides the “Fastest Path to Silicon.”™ The Talus implementation system has enabled designers to meet the low-power specifications of some of the world’s most advanced handheld devices. With support for the Common Power Format (CPF) and a unified datamodel architecture, Talus allows designers to implement advanced low-power design techniques throughout the flow and to significantly reduce turnaround time.

Pyxis Technology: will demonstrate the power of OpenAccess Interoperability through a seamless integration of the NexusRoute-HPC router with the Laker Custom Layout Automation System from SpringSoft. The demonstration will highlight the ability of the router and editor to simultaneously work off the same OpenAccess in-memory runtime model, a first for the EDA industry! Pyxis will be demonstrating Monday through Wednesday each morning from 9:00AM to 12:00 at the Si2 booth.

Open Modeling Coalition: will demonstrate the Open Model Interface (OMI) integrated with a third party timer, IBM's EinsTimer. The OMI enables a consistent view and use of various models across applications, thus allowing tools in multi-vendor design flows to better correlate with each other. The interface leverages the Open Access API and data model and is extensible to allow for a variety of design models such as Liberty, ECSM and statistical ECSM among others. The Si2 booth demonstration will use the OMI to connect the EinsTimer timing application with timing models using Liberty, ECSM and IEEE 1481 DPCM formats, separately and within the same timing run.

The Coalition will also demonstrate a multi-vendor standard cell library characterization and validation flow. The library being characterized is the Nangate Open library available on the Si2 website at http://www.si2.org/openeda.si2.org/projects/nangatelib/. Examples of the steps in the characterization process by Nangate, Altos, and Fenix will be shown in the booth. Also being shown will be examples of characterization setup information that can be included in Liberty files and will lead to more standard characterization setups for any library characterization, validation, and model verification flow.

Synopsys: will demonstrate Galaxy Custom Designer: Built from the ground up on OpenAccess, Custom Designer was architected for productivity. This demonstration will show how our comprehensive solution addresses every step of the AMS IC implementation flow. Productivity innovations in the schematic editor, simulation and analysis environment and schematic driven layout applications will be highlighted throughout the demo. You will also see how Custom Designer's optimized integration with IC Compiler, HSPICE, CustomSim, WaveView Analyzer, Hercules DRC/LVS and Star-RCXT parasitic extraction provides a productive solution all on the industry's most open environment.

The Annual Si2 Member/Guest Meeting will be held on July 27 from 6-8:00 PM in the Moscone Convention Center, Room #220/222. You do not have to be a member to attend the meeting. All attendees should notify Si2 if they are coming by leaving a note at: http://www.si2.org/?page=3.

About Si2

Si2 is an organization of industry-leading semiconductor, systems, EDA and manufacturing companies focused on improving the way integrated circuits are designed and manufactured in order to speed time-to market, reduce costs, and meet the challenges of sub-micron design. Si2 is uniquely positioned to enable collaboration through a strong implementation focus driven by its member companies. Si2 focuses on developing practical technology solutions to industry challenges. Si2 represents nearly 100 companies involved in all parts of the silicon supply chain throughout the world.

1 | 2  Next Page »
Featured Video
Jobs
Senior Platform Software Engineer, AI Server - GPU for Nvidia at Santa Clara, California
Design Verification Engineer for Blockwork IT at Milpitas, California
Senior Firmware Architect - Server Manageability for Nvidia at Santa Clara, California
Sr. Silicon Design Engineer for AMD at Santa Clara, California
GPU Design Verification Engineer for AMD at Santa Clara, California
CAD Engineer for Nvidia at Santa Clara, California
Upcoming Events
Phil Kaufman Award Ceremony and Banquet to be held November 6 at Hayes Mansion at Hayes Mansion 200 Edenvale Ave San Jose CA - Nov 6, 2024
SEMICON Europa 2024 at Messe München München Germany - Nov 12 - 15, 2024
DVCon Europe 2023 at Holiday Inn Munich – City Centre Munich Germany - Nov 14 - 15, 2024
SEMI MEMS & Imaging Sensors Summit, at International Conference Center Munich Germany - Nov 14, 2024



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering TechJobsCafe - Technical Jobs and Resumes GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise