DAFCA Expands Use of Verific Design Automation Tools

ALAMEDA, Calif.—(BUSINESS WIRE)—September 10, 2008— Verific Design Automation today said that DAFCA Incorporated of Framingham, Mass., the leading vendor of tools for on-chip, at-speed silicon validation, has expanded its use of its front-end software to include support for SystemVerilog.

A Verific customer since 2003, DAFCA for design automation of flexible chip architectures has integrated Verifics software into its validation software that enables rapid system-on-chip (SoC) validation and debug. Verifics SystemVerilog, Verilog and VHDL software suite of parsers, analyzers, elaborators, and netlist oriented database, serves as DAFCAs ClearBlue front-end for exploring, navigating, analyzing, documenting and modifying designs. All are written in platform-independent C++ that compiles on Solaris, HP-UX, Linux and Windows platforms. Each is licensed as source code and comes with support and maintenance.

The Verific technology has been a decisive part of our success, affirms Dr. Peter L. Levin, DAFCAs chief executive officer. Moreover, they are extremely cooperative and responsive, and we never have to ask twice for deliverables they have promised. It is a great relationship.

Adds Rob Dekker, Verifics president: DAFCA has proven to be an EDA company to watch. We are delighted that our relationship with DAFCA is solid, strong and growing.

About DAFCA

DAFCA, Inc. is an electronic system validation software company that offers a framework for the design and implementation of on-chip system validation protocols. DAFCAs ClearBlue product family provides at-speed visibility and transaction control with a library of compact reprogrammable instruments that are seamlessly inserted into RTL, pre-silicon. ClearBlues off-chip analysis software configures, operates and dynamically controls our infrastructure IP, which can be memory mapped to support hardware-software co-validation. DAFCAs customers move seamlessly between simulation, emulation and FPGA-prototype environments in addition to final silicon without special pins or cell libraries. ClearBlue is compatible by design with all major EDA tool flows. More information can be found at www.dafca.com.

About Verific Design Automation

Verific Design Automation, with offices in Kolkata, India, and Alameda, Calif., is a leading provider of Verilog and VHDL front-end software founded in 1999 by EDA industry veteran Rob Dekker. Verifics software is used worldwide in synthesis, simulation, formal verification, emulation, debugging, virtual prototyping, and design-for-test applications, which combined have shipped more than 30,000 copies. Corporate headquarters is located at: 1516 Oak Street, Suite 115, Alameda, Calif. 94501. Telephone: (510) 522-1555. Facsimile number: (510) 522-1553. Email: Email Contact. Website: www.verific.com.

Verific Design Automation acknowledges trademarks or registered trademarks of other organizations for their respective products and services.



Contact:

Public Relations for Verific
Nanette Collins, 617-437-1822
Email Contact

Featured Video
Jobs
CAD Engineer for Nvidia at Santa Clara, California
GPU Design Verification Engineer for AMD at Santa Clara, California
Sr. Silicon Design Engineer for AMD at Santa Clara, California
Senior Platform Software Engineer, AI Server - GPU for Nvidia at Santa Clara, California
Design Verification Engineer for Blockwork IT at Milpitas, California
Upcoming Events
SEMICON Japan 2024 at Tokyo Big Sight Tokyo Japan - Dec 11 - 13, 2024
PDF Solutions AI Executive Conference at St. Regis Hotel San Francisco - Dec 12, 2024
DVCon U.S. 2025 at United States - Feb 24 - 27, 2025



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering TechJobsCafe - Technical Jobs and Resumes GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise