Accellera Systems Initiative Honors Shalom Bresticker with First Distinguished Service Award

ELK GROVE, Calif., Feb. 27, 2024 (GLOBE NEWSWIRE) -- Accellera Systems Initiative (Accellera) announced today that Shalom Bresticker, a longtime friend and contributor to Accellera standards efforts, is honored with the first Distinguished Service Award. The award will be presented during the Accellera-sponsored luncheon at DVCon U.S. 2024 on March 4.

Mr. Bresticker has been an electronics engineer for 30 years and more recently a technical editor for nearly a decade. He is currently helping to document Accellera’s UVM-MS standard. He recently completed documentation for Accellera’s Portable Stimulus standard and the IEEE’s Std 1800-2023 SystemVerilog Language Reference Manual. He was awarded the Accellera Technical Excellence Award in 2010 for his contributions to the Verilog, SystemVerilog, Verilog-AMS and OVL standards.

“Shalom has been an invaluable contributor to the development of Accellera standards,” stated Lu Dai, Accellera Chair. “His breadth of knowledge and expertise dissecting the crucial elements so that they are clear is incredibly beneficial to users of the standards. He painstakingly reviews hundreds of pages, fixing errors along the way. We have benefited from his skills for years and are grateful for his contributions to Accellera. We are thrilled to bestow Accellera’s first Distinguished Service Award to Shalom.”

“I am honored to receive this prestigious award from Accellera,” commented Mr. Bresticker, “I have been privileged to work together for many years with wonderful and talented people to contribute to society through the development of EDA standards used by people all over the world.”

Mr. Bresticker was the technical editor for the 2005 IEEE Verilog standard, the 2017 and 2023 IEEE SystemVerilog standards, and the Accellera Portable Stimulus 1.0a, 2.0, and 2.1 standards. He has been an active member of the IEEE P802.4, P1364, and P1800 standards committees and the Accellera Portable Stimulus Working Group. He also participated in the IEEE P1364.1 standards committee and the Accellera OVL and Verilog-AMS working groups. Mr. Bresticker was awarded the Technical Committee Award at the 2008 SNUG Boston conference.

He was awarded a Lady Davis Fellowship to attend Technion-Israel Institute of Technology, where he received his master’s degree in electrical engineering. Mr. Bresticker’s bachelor’s degree in electrical engineering and computer science is from Princeton University.

For more information on the Accellera luncheon at DVCon U.S., visit the Accellera at DVCon U.S. webpage.

About Accellera Systems Initiative

Accellera Systems Initiative is an independent, not-for profit organization dedicated to create, support, promote and advance system-level design, modeling and verification standards for use by the worldwide electronics industry. The organization accelerates standards development and, as part of its ongoing partnership with the IEEE, its standards are contributed to the IEEE Standards Association for formal standardization and ongoing change control. For more information, please visit www.accellera.org. Find out more about membership. Follow @accellera on Twitter or to comment, please use #accellera. Accellera Global Sponsors are Cadence, Siemens EDA, and Synopsys.

Accellera, Accellera Systems Initiative, and DVCon and are trademarks of Accellera Systems Initiative Inc. All other trademarks and trade names are the property of their respective owners.

For more information, contact:
Barbara Benjamin
Public Relations for Accellera Systems Initiative
Phone: +1 503 209 2323
Email: barbara@hipcom.com

 


Primary Logo

Featured Video
Jobs
Sr. Silicon Design Engineer for AMD at Santa Clara, California
Senior Firmware Architect - Server Manageability for Nvidia at Santa Clara, California
Design Verification Engineer for Blockwork IT at Milpitas, California
GPU Design Verification Engineer for AMD at Santa Clara, California
Senior Platform Software Engineer, AI Server - GPU for Nvidia at Santa Clara, California
CAD Engineer for Nvidia at Santa Clara, California
Upcoming Events
Phil Kaufman Award Ceremony and Banquet to be held November 6 at Hayes Mansion at Hayes Mansion 200 Edenvale Ave San Jose CA - Nov 6, 2024
SEMICON Europa 2024 at Messe München München Germany - Nov 12 - 15, 2024
DVCon Europe 2023 at Holiday Inn Munich – City Centre Munich Germany - Nov 14 - 15, 2024
SEMI MEMS & Imaging Sensors Summit, at International Conference Center Munich Germany - Nov 14, 2024



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering TechJobsCafe - Technical Jobs and Resumes GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise