Kaiserslautern, Germany, March 14, 2023 – Creonic GmbH, an industry leading IP core provider in the communications market, made its new CCSDS 131.2 Wideband Demodulator available today.
The Consultative Committee for Space Data Systems (CCSDS) is a multi-national forum for the development of communications and data systems standards for spaceflight. Creonic has been offering solutions for CCSDS standards for many years. The new demodulator IP core extends the broadest product portfolio of CCSDS LDPC and Turbo IP cores on the market. It allows customers to build a fully-fledged receiver as it complements Creonic’s proven CCSDS 131.2 SCCC Turbo Decoder IP core.
The demodulator performs all tasks of an inner receiver such as filtering, synchronization, and equalization. It allows for processing symbol rates of 500 Msymb/s and throughputs of 3 Gbit/s with 64-APSK on state-of-the-art FPGAs.
The demodulator IP core is equipped with easy-to-use AXI4-Stream and AXI4-Lite interfaces. Therefore, it perfectly fits to the Creonic CCSDS SCCC Turbo decoder.
The IP Core is available for ASIC and FPGA (Xilinx and Intel) technologies either as VHDL source code or synthesized netlist. In addition, the core comes with HDL simulation models, bit accurate Matlab, C or C++ simulation model, a software driver, and comprehensive documentation.
About Creonic
Creonic is an ISO 9001:2015 certified provider of ready-for-use IP cores for wired, wireless, fiber and free-space optical communication. Several algorithms are covered such as forward error correction (e.g. LDPC, Turbo, Polar), modulation, and demodulation. The company offers the richest product portfolio in this field, covering standards like 5G, DVB-S2X, DVB-RCS2, CCSDS, and WiFi. The products are applicable for ASIC and FPGA technology and comply with the highest requirements with respect to quality and performance.
For more information please visit www.creonic.com