CEA-Leti Research Team Proposes New Approach for Next-Generation Memories with RRAM Energy-Storage Breakthrough

‘Radically Different’ Concept Enables ‘Dual-Behavior’ Devices That Can Store Data and Energy

GRENOBLE, France – Dec. 2, 2021 – In a breakthrough that is expected to significantly advance in-memory energy-storage in resistive-RAM (RRAM) devices, CEA-Leti has proposed a “newfangled approach” that allows these devices to operate as energy-storage elements as well as memory, depending on the applied bias.

In-memory energy is a supplemental feature to in-memory computing, which is a key focus in CEA-Leti’s roadmap. It can reduce energy use dramatically because RRAM-based batteries are highly scalable and dynamically allocable, and they can be placed next to memory blocks, which are near the processor. Locating the energy supply close to the processor is especially helpful when the processor requires peak power, which typically comes from an external source.

This reduces power use over transmission lines, while improving power-delivery network (PDN) efficiency. In addition to showing increased energy-and-power density, the hybrid, dual-behavior device proposed by CEA-Leti also is compatible with CMOS fabrication processes.

“Our work attempts to tackle the modern demand of energy-efficient computation with an innovative approach, radically different from state-of-the-art solutions” said Gaël Pillonet, a senior expert at CEA-Leti. “This capability would be highly beneficial, allowing localized and high-bandwidth energy supply to the nearby processing unit and the memory. Our study is the first report on the feasibility of a practical implementation of the nanobattery effect in RRAMs, with quantification of the energy-and- power density capabilities, and a comparison with the best current solutions.”

RRAM is considered a leading candidate in next-generation memory because of its promising performance in scalability, cost and CMOS-process compatibility.

The research results were reported in a recent paper in Advanced Electronic Materials, “In Memory Energy Application for Resistive Random-Access Memory”.

The high energy-and-power densities are due to the fact that the RRAM devices in the study rely on faradaic processes to store information inside an active volume, enabling the extracted values (power-and-energy densities) to far exceed that of electrostatic capacitors, and which are comparable to micro-supercapacitors. In addition, the technology is far more scalable: a cell size exhibits an area as low as 10-7 mm2, without loss of energy-storage capability, whereas state-of-the-art supercapacitors are around 10-3 mm2. That means the proposed devices are 104 times more scalable than the smallest-footprint micro-supercapicitors.

The high energy scalability is allowed by the small physical scale of RRAM devices, which involve a sub-nanometer- thick partial filament to store the energy: typical device areas are in the range of [0.1-1]10-7 mm2  and are expected to scale down in the near future.

Projected applications for these energy-use-cutting, dual-behavior devices include energy-to-memory (NAND and NOR Flash), energy-to-logic (IoT processors) and neuromorphic uses (synaptic technology).

“Our study points out that energy storage in RRAM exhibits ‘local’ traits, similar to the memory effect, and thus does not increase with the device area, as opposed to standard solid-state batteries and micro-supercapacitors,” said Paola Trotti, a Ph.D. researcher and an author of the paper. “It follows that decreasing the size of samples, and connecting them in parallel, should allow for higher energy density. In addition, CMOS-compatibility supports downscaling, which increases with more advanced technology nodes.”

The research is a first step. Future work will aim to quantify the output voltage, columbic efficiency, experimental-energy and power-density capability in discharge mode, as well as proper peripheral circuits to deal with the memory/energy storage dual operation. More immediately, new design solutions in which the memory and energy performances are optimized will be explored to bring the technology to the application level.

About CEA-Leti (France)

Leti, a technology research institute at CEA, is a global leader in miniaturization technologies enabling smart, energy-efficient and secure solutions for industry. Founded in 1967, CEA-Leti pioneers micro-& nanotechnologies, tailoring differentiating applicative solutions for global companies, SMEs and startups. CEA-Leti tackles critical challenges in healthcare, energy and digital migration. From sensors to data processing and computing solutions, CEA-Leti’s multidisciplinary teams deliver solid expertise, leveraging world-class pre-industrialization facilities. With a staff of more than 1,900, a portfolio of 3,100 patents, 11,000 sq. meters of cleanroom space and a clear IP policy, the institute is based in Grenoble, France, and has offices in Silicon Valley and Tokyo. CEA-Leti has launched 65 startups and is a member of the Carnot Institutes network. Follow us on www.leti-cea.com and @CEA_Leti.  

Technological expertise

CEA has a key role in transferring scientific knowledge and innovation from research to industry. This high-level technological research is carried out in particular in electronic and integrated systems, from microscale to nanoscale. It has a wide range of industrial applications in the fields of transport, health, safety and telecommunications, contributing to the creation of high-quality and competitive products.

For more information: www.cea.fr/english 

Press Contact                                                                                

Agency

Sarah-Lyle Dampoux

Email Contact

+33 6 74 93 23 47



Read the complete story ...
Featured Video
Jobs
Senior Firmware Architect - Server Manageability for Nvidia at Santa Clara, California
CAD Engineer for Nvidia at Santa Clara, California
GPU Design Verification Engineer for AMD at Santa Clara, California
Sr. Silicon Design Engineer for AMD at Santa Clara, California
Design Verification Engineer for Blockwork IT at Milpitas, California
Senior Platform Software Engineer, AI Server - GPU for Nvidia at Santa Clara, California
Upcoming Events
SEMICON Japan 2024 at Tokyo Big Sight Tokyo Japan - Dec 11 - 13, 2024
PDF Solutions AI Executive Conference at St. Regis Hotel San Francisco - Dec 12, 2024
DVCon U.S. 2025 at United States - Feb 24 - 27, 2025



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering TechJobsCafe - Technical Jobs and Resumes GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise