Synopsys Announces Industry's First JEDEC DDR5 Verification IP for Next-Generation DRAM/DIMM Designs

Native SystemVerilog VIP Features Built-in Coverage, Verification Planning, and Memory-Aware Debug and Performance Analysis

MOUNTAIN VIEW, Calif., July 14, 2020 — (PRNewswire) —   Synopsys, Inc. (Nasdaq: SNPS) today announced the availability of the industry's first JEDEC DDR5 (JESD79-5) compliant Verification IP (VIP) for Double Date Rate 5 (DDR5) DRAM/DIMM. DDR5 is the next-generation standard for random access memory (RAM). The new specification delivers higher performance and lower power for a broad range of enterprise applications, including cloud, IoT, high-performance servers/workstations, hyperscale data centers and big data.

Synopsys VC VIP for DDR5 enables the design and verification of next-generation memory devices with ease-of-use, fast integration, and optimum performance, resulting in accelerated verification closure. In addition, the Synopsys DesignWare® DDR5/4 PHY and Controller IP operating at up to 6400 Mb/s support key features of the DDR5 standard including device size, burst length, DIMM topologies, and reliability, accessibility and serviceability (RAS) features.   

"Bringing to market the next major advancement in mainstream memory architecture requires an ecosystem that offers a broad, diverse set of skills and tools," said Malcolm Humphrey, vice president of marketing in the Compute and Networking Business Unit at Micron. "Micron's collaboration with Synopsys on the latest DRAM, NAND and NOR technology enables our customers to develop emerging applications that demand higher-memory bandwidth. The availability of Synopsys' design-proven DDR5 VIP delivers a new level of confidence to end customers by enabling verification closure of industry-first JEDEC 1.0 DDR5 devices."

DDR5 DRAM comes with a significant increase in data rates (3200MT/s to 8400MT/s) and density (8Gb to 64Gb). DDR5 technology is enabled with new performance features to handle high frequency and accuracy requirements, including:

  • An increase to 32 banks and 8 bank groups, BL16, BL32 and BL OTF (16/32)
  • Higher reliability with on die ECC and data CRC for read and write,
  • Enhanced low power capabilities with improved write pattern and lower voltage levels for VDD/VDDQ/VPP and,
  • Enhanced CS training, read training patterns, internal write leveling, CA training and DFE.

Synopsys VC VIP for DDR5 DRAM/DIMM uses next-generation native SystemVerilog Universal Verification Methodology (UVM) architecture that enables not only ease of integration within existing verification environments but also speeds up simulation performance allowing users to run greater number of tests in given time and accelerate time to first test. VC VIP for DDR5 is natively integrated with Synopsys' Verdi® Protocol and Performance Analyzer and includes built-in coverage and verification plans for faster verification closure.

"The comprehensive DRAM/DIMM and Flash memory verification IP portfolio from Synopsys, including DDR5/4/3/2, 3DS, MRAM, DDR5 NVDIMM-P, LPDDR5/4, GDDR6, DFI 5.0, HBM2/2E, and SPI/NAND/ONFI, enables support of emerging applications with massive data throughput requirements," said Vikas Gautam, Vice President of R&D for the Synopsys Verification Group. "By working closely with standard organizations and memory vendors to deliver and deploy first-in-industry customer-proven solutions, we enable designers to adopt the latest memory technologies rapidly."

Availability
Synopsys VC VIP for DDR5 DRAM/DIMM is available today. DesignWare DDR5/4 PHY and Controller IP solution is also available now.

Additional Resources
For more information, visit VC Verification IP for DDR5 and DesignWare DDR5/LPDDR5 IP 

About Synopsys
Synopsys, Inc. (Nasdaq: SNPS) is the Silicon to Software partner for innovative companies developing the electronic products and software applications we rely on every day. As the world's 15th largest software company, Synopsys has a long history of being a global leader in electronic design automation (EDA) and semiconductor IP and is also growing its leadership in software security and quality solutions. Whether you're a system-on-chip (SoC) designer creating advanced semiconductors, or a software developer writing applications that require the highest security and quality, Synopsys has the solutions needed to deliver innovative, high-quality, secure products. Learn more at www.synopsys.com.

Editorial Contacts:
Simone Souza
Synopsys, Inc.
650-584-6454
simone@synopsys.com

Cision View original content: http://www.prnewswire.com/news-releases/synopsys-announces-industrys-first-jedec-ddr5-verification-ip-for-next-generation-dramdimm-designs-301093297.html

SOURCE Synopsys, Inc.

Contact:
Company Name: Synopsys, Inc.
Web: http://www.synopsys.com
Financial data for Synopsys, Inc.

Featured Video
Jobs
GPU Design Verification Engineer for AMD at Santa Clara, California
Sr. Silicon Design Engineer for AMD at Santa Clara, California
Design Verification Engineer for Blockwork IT at Milpitas, California
Senior Firmware Architect - Server Manageability for Nvidia at Santa Clara, California
CAD Engineer for Nvidia at Santa Clara, California
Senior Platform Software Engineer, AI Server - GPU for Nvidia at Santa Clara, California
Upcoming Events
Phil Kaufman Award Ceremony and Banquet to be held November 6 at Hayes Mansion at Hayes Mansion 200 Edenvale Ave San Jose CA - Nov 6, 2024
SEMICON Europa 2024 at Messe München München Germany - Nov 12 - 15, 2024
DVCon Europe 2023 at Holiday Inn Munich – City Centre Munich Germany - Nov 14 - 15, 2024
SEMI MEMS & Imaging Sensors Summit, at International Conference Center Munich Germany - Nov 14, 2024



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering TechJobsCafe - Technical Jobs and Resumes GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise