Cadence Full-Flow Digital Tool Suite Achieves GLOBALFOUNDRIES 22FDX® Certification

Highlights:

  • Tools certified using the Cadence Tensilica Fusion F1 DSP
  • Cadence digital tool suite optimized for GF 22FDX technology enables mutual customers to reach PPA goals faster and deliver new products to market with shorter design cycles

SAN JOSE, Calif. — (BUSINESS WIRE) — August 30, 2018 — Cadence Design Systems, Inc. (NASDAQ: CDNS) today announced that its full-flow digital tool suite has achieved certification for the GLOBALFOUNDRIES (GF) 22FDX® process technology. The GF certification process was completed using the Cadence® Tensilica® Fusion F1 DSP, which targets internet of things (IoT) and wearables applications. Through the certification process, the Cadence tools have been confirmed to meet all of GF’s accuracy criteria for its fully depleted silicon-on-insulator (FD-SOI) architecture, and customers using the Cadence digital tool suite on the GF 22FDX process technology can optimize power, performance and area (PPA) and reduce time-to-market.

For more information on the GF-certified Cadence digital tool suite, please visit www.cadence.com/go/dandsgfcert22fdx. For more information on the Tensilica Fusion F1 DSP, visit www.cadence.com/go/tensilicafusiongf22fdx.

To facilitate the adoption of GF’s 22FDX process technology, the following Cadence tools that offer 22FDX body bias support are supported in the GF design flow:

  • Innovus Implementation System: An advanced physical implementation tool, incorporating a massively parallel architecture that helps designers deliver high-quality SoCs in less time with best-in-class PPA
  • Genus Synthesis Solution: An RTL synthesis and physical synthesis engine that improves productivity challenges faced by RTL designers, delivering up to 5X faster synthesis turnaround times
  • Tempus Timing Signoff Solution: A complete timing analysis tool that improves signoff timing closure via massively parallel processing and physically aware timing optimization
  • Voltus IC Power Integrity Solution: A cell-level power integrity solution that supports comprehensive electromigration and IR drop (EM/IR) design rules and requirements while providing full-chip SoC power signoff accuracy
  • Voltus-Fi Custom Power Integrity Solution: A transistor-level power integrity solution that supports comprehensive EM/IR design rules and requirements while providing SPICE-level power signoff accuracy for analog, memory and custom digital IP blocks
  • QuantusExtraction Solution: A single, unified parasitic extraction tool that supports cell-level and transistor-level extractions during design implementation and signoff and provides best-in-class accuracy versus foundry golden
  • Physical Verification System: Includes advanced technologies and rule decks to support design rule checks (DRCs), layout versus schematic (LVS), advanced metal fill, voltage-dependent checks and in-design verification
  • Litho Physical Analyzer: Signoff solution that enables designers to detect and automatically fix process hotspots to improve design manufacturability and yield of digital, custom and mixed-signal designs, libraries and IP
  • Litho Electrical Analyzer: Allows layout-dependent effect- (LDE-) aware re-simulation, layout analysis, matching constraint checking, reporting on LDE contributions and the generation of fixing guidelines from partial layout to accelerate analog design convergence

GF chose the Fusion F1 DSP to demonstrate the compelling PPA results with the 22FDX node, which is designed for low-cost, low-energy IoT sensing and connectivity applications. The Fusion F1 DSP provides the power-efficient control and signal processing demanded by emerging IoT applications like NB-IoT-based modems and other battery-powered products.

“Through our collaboration with Cadence, we’ve verified that the Cadence methodology meets our accuracy, frequency, power and cell utilization requirements,” said Richard Trihy, senior director, design enablement at GF. “The certification of the Cadence digital tool suite allows our mutual customers to reach their PPA targets and to experience the benefits associated with the GF 22FDX body bias techniques that are key differentiators with our process technology.”

“Through the integration and innovation offered by our full-flow digital tool suite that was certified using the Tensilica Fusion F1 DSP, customers designing with the GF 22FDX process technology can converge on PPA targets faster,” said KT Moore, vice president, product management in the Digital & Signoff Group at Cadence. “GF performed thorough correlation checks on the Cadence flow, thereby giving users added confidence that they can successfully implement robust designs quickly and stay ahead of the competition in their respective markets.”

1 | 2  Next Page »
Featured Video
Jobs
Senior Platform Software Engineer, AI Server - GPU for Nvidia at Santa Clara, California
CAD Engineer for Nvidia at Santa Clara, California
Senior Firmware Architect - Server Manageability for Nvidia at Santa Clara, California
GPU Design Verification Engineer for AMD at Santa Clara, California
Sr. Silicon Design Engineer for AMD at Santa Clara, California
Design Verification Engineer for Blockwork IT at Milpitas, California
Upcoming Events
SEMICON Japan 2024 at Tokyo Big Sight Tokyo Japan - Dec 11 - 13, 2024
PDF Solutions AI Executive Conference at St. Regis Hotel San Francisco - Dec 12, 2024
DVCon U.S. 2025 at United States - Feb 24 - 27, 2025



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering TechJobsCafe - Technical Jobs and Resumes GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise