IEEE System Test Access Management Study Group CFP

System Test  Access Management  Study Group - Call for Participation

System Test Access Management Study Group - Call for Participation

Aug 21, 2017 -- This is a call for participation in the "System Test Access Management" Study Group (also referred to as 'SJTAG'). Those interested in joining the study group or being kept informed of its activities should notify their interest by email to Email Contact or via the group's Contact Page ( http://www.sjtag.org/members/contact-us).

The goal of this study group is to explore the feasibility and to develop a project authorization request (PAR), including the scope and purpose, for an IEEE standard that defines methods to allow, in conjunction with existing methods, for the coordination and control of device, board, and sub-system test interfaces to extend access to the system level, by leveraging existing test interface standards (by defining a description to better manage how they are used in the system).

Among the use cases to be considered by such a standard are structural and functional test, configuration / tuning / instrumentation, software debug, built-in self-test, fault injection, programming / updates, root cause analysis, failure mode analysis, power-on self-test, environmental stress test, and device versioning.

This new supervisory standard is required to define the coordination and dependencies of instruments as well as configuration, management, and application of vector based testing at the board and system levels, utilizing the pin level access provided by other standards. IEEE 1687 (a.k.a. iJTAG) and IEEE 1149.1-2013 (often referred to as JTAG) provide methods for describing instrument interfaces on a per component basis, but do not provide the contextual prerequisites for the dependence on each instrument configuration and/or aggregation of multiple instruments for the overall board and/or system maintenance operations. Further, many components only support non-JTAG interfaces (e.g., I2C or SPI) to their instrumentation registers.

The study group activity will last for 6 to 12 months, with the intended outcome of the creation of a Working Group to continue the IEEE standardization effort. The group will meet on-line on a weekly basis for one-hour long conference calls tentatively scheduled for Mondays at 11am EDT (15:00 UTC), commencing August 14.

Information about past activity of the SJTAG initiative group that resulted in formation of this study group can be found at http://www.sjtag.org.

Regards,
Ian McIntosh
 
International Test Conference
ITC2017 Supporters and Sponsors
Below are the logos of ITC corporate supporters and sponsors.

Click on any of these logos to visit the websites of these great organizations. We are very grateful for their support.
Diamond  
Platinum
   
Bronze
     
Sponsors
STAY CONNECTED:
       
International Test Conference, 2025 M St. NW, Suite 800, Washington,  DC 20036
Featured Video
Jobs
Senior Firmware Architect - Server Manageability for Nvidia at Santa Clara, California
Design Verification Engineer for Blockwork IT at Milpitas, California
Sr. Silicon Design Engineer for AMD at Santa Clara, California
GPU Design Verification Engineer for AMD at Santa Clara, California
CAD Engineer for Nvidia at Santa Clara, California
Senior Platform Software Engineer, AI Server - GPU for Nvidia at Santa Clara, California
Upcoming Events
SEMICON Japan 2024 at Tokyo Big Sight Tokyo Japan - Dec 11 - 13, 2024
PDF Solutions AI Executive Conference at St. Regis Hotel San Francisco - Dec 12, 2024
DVCon U.S. 2025 at United States - Feb 24 - 27, 2025



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering TechJobsCafe - Technical Jobs and Resumes GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise