Cadence Enables Customer Innovation with ARM-Optimized Solutions from Chips to Boards to Systems at ARM TechCon 2016

SAN JOSE, Calif., Oct. 18, 2016 — (PRNewswire) —  Cadence Design Systems, Inc. (NASDAQ: CDNS) today announced it will showcase ARM®-optimized solutions from chips to boards to systems at ARM TechCon 2016. The event is being held October 25-27, 2016, in Santa Clara, Calif., with Cadence®, a diamond sponsor, in booth 200. To register for the conference, visit www.armtechcon.com.

WHAT: Cadence and its customers are scheduled to deliver several presentations developed for the ARM community. The speaking sessions are as follows:

  • Achieving the Best PPA for a FinFET ARM Mali™-G71 GPU: Wednesday, October 26, 10:30 a.m., Room M1, Zengfu Wang, physical designer, HiSilicon
  • Design Tips and Tricks to Achieve Optimal PPA for 10nm ARM Cortex®-A73 Processor: Wednesday, October 26, 11:30 a.m., Room M1, Amit Jain, deputy director, High Performance Technology, MediaTek
  • Achieving Last Mile Signoff Closure in ARM Cortex-M Based Mixed-Signal Designs: Wednesday, October 26, 2:30 p.m., Room M1, Amod Srvastava, principal design engineer, NXP
  • High-Performance Implementation of ARM Cortex-A53 Processor: Wednesday, October 26, 3:30 p.m., Room M1, Jay Um, senior manager of Foundry Marketing & Business Development, Samsung, and YK Lee, product engineering director of R&D Foundry, Cadence
  • From IoT Idea to Silicon, Faster!: Wednesday, October 26, 4:30 p.m., Room M1, Mike Eftimakis, IoT product manager, ARM and Ian Dennison, senior group director, R&D, Cadence
  • Characterization of Bitcells/Std. Cells for ARM Cores Using Massively Parallel Field Solver (3D) for FinFET Designs: Thursday, October 27, 10:30 a.m., Ballroom F, Sreenivas Aluru, staff design engineer, Process Technology Group, ARM Physical IP Division, and Hitendra Divecha, product management director, Cadence
  • Helping Designers from Concept to Silicon: Thursday, October 27, 11:30 a.m., Room M3, Phil Burr, CPU product marketing manager, ARM and Kevin Yee, IP group strategic marketing director, Cadence
  • Fast, Scalable and Energy-Efficient I/O Solutions for ARM-Based SoCs: Thursday, October 27, 1:30 p.m., Ballroom G, Ashwin Matta, senior product marketing manager, ARM, Andrew Swaine, senior principal engineer, ARM and Gopi Kirshnamurthy, IP architect, Cadence
  • Modeling Performance Use Cases with Traffic Profiles Over ARM AMBA® Interfaces: Thursday, October 27, 3:30 p.m., Ballroom G, Jeff Defilippi, senior product manager, ARM, Stewart Penman, solutions architect, Cadence, and Yaron Serfaty, senior software engineering manager, Cadence

Visit the Cadence "Expert Bar" in booth 200, where attendees can hold in-depth discussions on a variety of design challenge topics with Cadence subject matter experts. Throughout the two exhibit days, experts will be available on topics such as IoT design, embedded software debug and digital implementation of ARM IP. To see the full list of topics, visit the Cadence events website at www.cadence.com/go/techcon2016.

WHEN: ARM TechCon is scheduled for October 25-27, 2016.

WHERE: Santa Clara Convention Center in Santa Clara, Calif. Cadence is located in booth 200.

About Cadence

Cadence enables global electronic design innovation and plays an essential role in the creation of today's integrated circuits and electronics. Customers use Cadence software, hardware, IP and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers and research facilities around the world to serve the global electronics industry. More information about the company, its products and its services is available at www.cadence.com.

© 2016 Cadence Design Systems, Inc. All rights reserved worldwide. Cadence, the Cadence logo and the other Cadence marks found at www.cadence.com/go/trademarks are trademarks or registered trademarks of Cadence Design Systems, Inc. ARM, AMBA, and Cortex are registered trademarks of ARM Limited (or its subsidiaries) in the EU and/or elsewhere. Mali is a trademark of ARM Limited (or its subsidiaries) in the EU and/or elsewhere. All rights reserved. All other trademarks are the property of their respective owners.

For more information, please contact:
Cadence Newsroom
408-944-7039
Email Contact

Cadence Logo.

Logo - http://photos.prnewswire.com/prnh/20140102/SF39436LOGO

 

To view the original version on PR Newswire, visit: http://www.prnewswire.com/news-releases/media-alert-cadence-enables-customer-innovation-with-arm-optimized-solutions-from-chips-to-boards-to-systems-at-arm-techcon-2016-300346596.html

SOURCE Cadence Design Systems, Inc.

Contact:
Cadence Design Systems, Inc.
Web: http://www.cadence.com

 

Featured Video
Jobs
Design Verification Engineer for Blockwork IT at Milpitas, California
Sr. Silicon Design Engineer for AMD at Santa Clara, California
CAD Engineer for Nvidia at Santa Clara, California
GPU Design Verification Engineer for AMD at Santa Clara, California
Senior Platform Software Engineer, AI Server - GPU for Nvidia at Santa Clara, California
Senior Firmware Architect - Server Manageability for Nvidia at Santa Clara, California
Upcoming Events
Phil Kaufman Award Ceremony and Banquet to be held November 6 at Hayes Mansion at Hayes Mansion 200 Edenvale Ave San Jose CA - Nov 6, 2024
SEMICON Europa 2024 at Messe München München Germany - Nov 12 - 15, 2024
DVCon Europe 2023 at Holiday Inn Munich – City Centre Munich Germany - Nov 14 - 15, 2024
SEMI MEMS & Imaging Sensors Summit, at International Conference Center Munich Germany - Nov 14, 2024



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering TechJobsCafe - Technical Jobs and Resumes GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise