Latest Synopsys IC Compiler II Release Boosts Quality-of-Results for Performance-Critical Designs

Superior QoR Leads HiSilicon, Movidius to Select IC Compiler II

MOUNTAIN VIEW, Calif., May 17, 2016 — (PRNewswire) —  

Highlights:

  • Technology advancements in the latest release deliver exceptional quality-of-results across all key metrics: Up to 5 percent smaller area, 10 percent lower power and 5 percent better timing
  • 10X faster design planning, 5X faster implementation and 2X more capacity continues to reshape the physical design landscape
  • Driven by transformational benefits observed, HiSilicon and Movidius standardize on IC Compiler II as their physical design platform for next-generation SoCs

Synopsys, Inc. (Nasdaq: SNPS) today announced the immediate availability of the 2016.03 release of its IC Compiler™ II place-and-route solution, further bolstering its leadership in quality-of-results (QoR) across a diverse application base.  Excellent turnaround time (TAT) coupled with achieved-QoR has led customers like HiSilicon and Movidius to select IC Compiler II as their primary implementation tool for their next-generation performance-critical designs. This latest production release raises the bar on achievable QoR through the deployment of new technologies, including congestion-driven restructuring, power-aware concurrent-clock-and-data optimizations, advanced full-flow power optimization and improvements in route-guided design closure. The combination of these capabilities delivers up to 15 percent area, timing and power improvements, enabling the highest levels in performance. With this release of IC Compiler II, Synopsys continues to strengthen its deployment momentum across the broad design community.

The IC Compiler II 16.03 release offers new and powerful technologies enabling superior QoR for complex SoCs while accelerating design closure to meet today's tight time-to-market needs. New QoR-focused optimization technologies include total slack-focused placement and local skew-based clock tree synthesis, which offer significant timing, area and power benefits for all advanced designs. Additionally, specialized techniques such as congestion-driven logic restructuring improve routability and provide additional power savings for datapath-intensive designs.  Runtime has been improved in many areas, including 40 percent faster multi-level physical hierarchy capability, enabling designers to seamlessly navigate and manipulate ultra-large chips and blocks to achieve faster closure. Signoff correlation and design convergence has been enhanced with new features including route-guided optimization and PrimeTime® delay calculation within IC Compiler II. For designs at 10 nanometer (nm) and below, the IC Compiler II infrastructure continues to add features including support for lithography-aware placement constraints, fully color-aware routing, as well as advanced timing and extraction modeling. These features are natively captured throughout the infrastructure, enabling a highly convergent physical-design solution capable of achieving high QoR with low runtime.

"Partners like HiSilicon and Movidius have always been at the forefront of innovation," said Antun Domic, executive vice president and general manager of the Design Group at Synopsys. "Their selection of IC Compiler II for performance-critical designs further attests to how the industry-leading QoR IC Compiler II delivers is helping performance-driven customers differentiate themselves. With several key innovative technologies, the latest release of IC Compiler II will further extend these benefits to the larger physical design community designing across both established and emerging nodes."

About Synopsys

Synopsys, Inc. (Nasdaq: SNPS) is the Silicon to Software partner for innovative companies developing the electronic products and software applications we rely on every day. As the world's 16th largest software company, Synopsys has a long history of being a global leader in electronic design automation (EDA) and semiconductor IP, and is also growing its leadership in software quality and security solutions. Whether you're a system-on-chip (SoC) designer creating advanced semiconductors, or a software developer writing applications that require the highest quality and security, Synopsys has the solutions needed to deliver innovative, high-quality, secure products. Learn more at www.synopsys.com.

Editorial Contacts:
Sheryl Gulizia
Synopsys, Inc.
650-584-8635 
Email Contact

 

To view the original version on PR Newswire, visit: http://www.prnewswire.com/news-releases/latest-synopsys-ic-compiler-ii-release-boosts-quality-of-results-for-performance-critical-designs-300269761.html

SOURCE Synopsys, Inc.

Contact:
Synopsys, Inc.
Web: http://www.synopsys.com

Featured Video
Editorial
More Editorial  
Jobs
Senior Platform Software Engineer, AI Server - GPU for Nvidia at Santa Clara, California
Senior Firmware Architect - Server Manageability for Nvidia at Santa Clara, California
CAD Engineer for Nvidia at Santa Clara, California
Sr. Silicon Design Engineer for AMD at Santa Clara, California
Design Verification Engineer for Blockwork IT at Milpitas, California
GPU Design Verification Engineer for AMD at Santa Clara, California
Upcoming Events
MEMS & Sensors Executive Congress (MSEC 2024) at Château-Bromont Hotel in Bromont Quebec Canada - Oct 7 - 9, 2024
PCB West 2024 at Santa Clara Convention Center Santa Clara CA - Oct 8 - 11, 2024
DVcon Europe 2024 at Holiday Inn Munich City Center, Munich Germany - Oct 15 - 16, 2024
International Test Conference (ITC) at United States - Nov 3 - 8, 2024



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering TechJobsCafe - Technical Jobs and Resumes GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise