Dolphin Integration announces even denser 6-Track standard cells to decrease power consumption at 180/130 nm

Grenoble, France - October 25, 2013 -- Dolphin Integration, the innovator of Virtual Components for optimizing power-consumption and density of subsystems, today announces the latest generation of 6-Track standard cell libraries in mature processes, with enhanced features to enable further power and area savings with also timing improvements.

Designed around ultra dense sequential cells, celebrated as the patented spinner cell system, this new generation of 180/130 nm standard cell library now features:

  • Buffer cells for balanced clocks to reduce clock skew by 20% and latency by 30% compared to the previous library generation, yielding a better density and less power consumption on clock networks
  • Improved design of the spinner cell system (pulse generator + spinner cell) for higher power and density gains after clock tree synthesis
  • New combinatorial cell design to reduce silicon footprint
  • Optimized characterization algorithm with more accurate set-up and hold time estimates, combined with the addition of high-drive cells, leading to an improvement of timings.

On a complete 60 kgates logic circuit, the new generation of uHD-BTF standard cell library has demonstrated  25% less power consumption and a density increased by 12% compared to the previous release.

“This updated uHD-BTF standard cell library expresses our vision for the future of mature processes. Everything from the cells to the user manual has been revamped to facilitate integration and to improve the PPA. There is no standard cell library like it for 180 nm and 130 nm processes”, concluded Elsa BERNARD-MOULIN, Dolphin Integration’s Library Marketing Manager. 

For more information on the key benefits and performances of SESAME uHD-BTF standard cell library, have a quick look at:

Featured Video
Jobs
CAD Engineer for Nvidia at Santa Clara, California
Sr. Silicon Design Engineer for AMD at Santa Clara, California
GPU Design Verification Engineer for AMD at Santa Clara, California
Senior Firmware Architect - Server Manageability for Nvidia at Santa Clara, California
Senior Platform Software Engineer, AI Server - GPU for Nvidia at Santa Clara, California
Design Verification Engineer for Blockwork IT at Milpitas, California
Upcoming Events
SEMICON Japan 2024 at Tokyo Big Sight Tokyo Japan - Dec 11 - 13, 2024
PDF Solutions AI Executive Conference at St. Regis Hotel San Francisco - Dec 12, 2024
DVCon U.S. 2025 at United States - Feb 24 - 27, 2025



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering TechJobsCafe - Technical Jobs and Resumes GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise