EdXact Participates at CDNLive Silicon Valley on March 12

March 06, 2013

Who

EdXact, provider of advanced software solutions that accelerate post layout design and verification is going to exhibit as a technical partner at the Designer Expo at CDNLive Silicon Valley next week.

What

EdXact will exhibit its product families that have been build on a common analysis platform Alps™.

  • Jivaro™, EdXact's netlist reduction engine allows to reduce the overhead of interconnect parasitic components on circuit simulation time with a very high degree of accuracy and efficiency. Jivaro has several tight links at different places in the design environment of Cadence.
  • Viso™, EdXact's circuit analysis tool provides fast analysis capabilities to the designer. Quickly verifying the resistance between ports, determining the cross-coupling between nets, estimating the delay, fast calculation of RdsOn for large embedded PowerMOS devices, are the tasks Viso solves on a daily basis.
  • Belledonne™, EdXact's circuit comparison tool with emphasis on parasitics allows to compare quickly and accurately very large netlists in order to tune parameters of extraction tools, find differences between two versions of a design, increase robustness of design kits.

Where

CDNLive Silicon Valley brings together Cadence technology users, developers, and industry experts to network, share best practices on critical design and verification issues, and discover new techniques for realizing advanced silicon, SoCs, and systems.

About EdXact

Founded in 2004, EdXact focuses on electronic design tools aimed at physical verification tasks. EdXact’s innovative model order reduction technology helps to accelerate extensive backend verifications in complex IC design cycles. EdXact is headquartered in Grenoble area, France with local sales offices in California, Japan, Korea and Taiwan.

For additional information please visit: http://www.edxact.com

Contact: Email Contact

 

 

Featured Video
Jobs
CAD Engineer for Nvidia at Santa Clara, California
Senior Platform Software Engineer, AI Server - GPU for Nvidia at Santa Clara, California
GPU Design Verification Engineer for AMD at Santa Clara, California
Senior Firmware Architect - Server Manageability for Nvidia at Santa Clara, California
Sr. Silicon Design Engineer for AMD at Santa Clara, California
Design Verification Engineer for Blockwork IT at Milpitas, California
Upcoming Events
MEMS & Sensors Executive Congress (MSEC 2024) at Château-Bromont Hotel in Bromont Quebec Canada - Oct 7 - 9, 2024
PCB West 2024 at Santa Clara Convention Center Santa Clara CA - Oct 8 - 11, 2024
DVcon Europe 2024 at Holiday Inn Munich City Center, Munich Germany - Oct 15 - 16, 2024
International Test Conference (ITC) at United States - Nov 3 - 8, 2024



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering TechJobsCafe - Technical Jobs and Resumes GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise