MoSys Unveils New Bandwidth Engine IC with On-Board Macro Functions for 400G Network Equipment

Bandwidth Engine 2 – Macro Accelerates Metering, Statistics, Accounting and Atomic Operations

SANTA CLARA, Calif. — (BUSINESS WIRE) — February 6, 2013MoSys (NASDAQ: MOSY), a leader in semiconductor solutions that enable fast, intelligent data access for network and communications systems, today announced the newest member of the Bandwidth Engine® family of products that accelerates intelligent networking functions. The Bandwidth Engine 2 – Macro delivers the highest access rate and throughput of any single device today coupled with offload accelerators for single rate and two rate three color marker (srTCM, trTCM) metering, statistics, and accounting applications.

As network performance and feature requirements continue to scale, architectural improvements are required. Networking equipment has transitioned to highly parallel, multi-threaded processing System-on-Chip complexes which require an insatiable amount of memory bandwidth. The Bandwidth Engine 2 family has three purpose-built variants, Burst, Access and Macro, to meet these growing needs and is intended for high-reliability, carrier-grade applications.

Using sixteen 15 Gigabits per second (Gbps) SerDes lanes, the Bandwidth Engine 2 interface operates at 480 Gbps, providing the host with up to 384 Gbps CRC protected, effective data throughput. This represents an unprecedented 80% overall efficiency, well beyond the capability of standard memory subsystems and alternative serial interface solutions, while using less than half of the board area, interface pins, and power resulting in substantial system-level cost savings.

The new device, MSR820, with its on-board accelerators, is capable of fire-forward operations which can update records entirely internal to the device, reducing the number of memory bus transactions from six down to one, as well as relieving the host of the computations required for the update. The MSR820’s macros can be saturated using only 8 SerDes lanes, further reducing the power, pincount and host resources. The macro functions can retire entire operations in under 30 nanoseconds (ns), far quicker and at substantially lower power than alternative solutions, making Bandwidth Engine 2 – Macro a device unique to the industry in its capabilities.

“The industry is challenged to provide high-performance line cards that can aggregate hundreds of Gigabytes of bandwidth and deliver ever increasing intelligence,” stated John Monson, VP of Marketing at MoSys. “The MSR820 Bandwidth Engine - Macro, delivers up to twelve billion operations per second for onboard or host-based processing, eliminating as many as 6 to 8 transactions with a single command. This industry-leading performance capability, combining memory bandwidth, intelligence features and efficiency improvements, enables networking and compute architects to achieve both increased speed and intelligence for packet or data processing applications.”

MoSys’ Bandwidth Engine family of ICs utilizes the GigaChip™ Interface, an open, 90% efficient, reliable transport protocol optimized for chip-to-chip communications. The devices are compatible with CEI-11G and XFI SerDes, which allows a seamless interface with high performance FPGAs as well as standard libraries available from ASIC providers. A complete package of RTL and tools is available to support the Bandwidth Engine interface.

MoSys' first generation Bandwidth Engine ICs have been fully qualified for carrier-grade applications and is available for volume production now. For information about pricing and availability, contact a local MoSys sales representative at http://www.mosys.com/contact.php.

Forward-Looking Statements

This press release may contain "forward-looking statements" about MoSys, including, without limitation, expected benefits of the Bandwidth Engine ICs, product development of Bandwidth Engine ICs, the capabilities and adoption of the GigaChip Interface, and anticipated benefits and performance results expected from the use of MoSys' ICs.

Forward-looking statements are based on certain assumptions and expectations of future events that are subject to risks and uncertainties. Such statements are made in reliance upon the safe harbor provisions of Section 27A of the Securities Act of 1933 and Section 21E of the Securities Exchange Act of 1934. Actual results and trends may differ materially from historical results or those projected in any such forward-looking statements depending on a variety of factors. These factors include, but are not limited to:

  • customer acceptance of Bandwidth Engine ICs;
  • difficulties and delays in the development, production, testing and marketing of ICs;
  • the anticipated costs and technological risks of developing and bringing ICs to market;
  • the willingness of our manufacturing partners to assist successfully with the fabrication of ICs;
  • the availability of quantities of ICs supplied by our manufacturing partners at a competitive cost;

and other risks identified in MoSys' most recent reports on forms 10-Q and 10-K filed with the Securities and Exchange Commission, as well as other reports that MoSys files from time to time with the Securities and Exchange Commission. MoSys undertakes no obligation to update publicly any forward-looking statement for any reason, except as required by law, even as new information becomes available or other events occur in the future.

1 | 2  Next Page »
Featured Video
Editorial
More Editorial  
Jobs
CAD Engineer for Nvidia at Santa Clara, California
Design Verification Engineer for Blockwork IT at Milpitas, California
Senior Firmware Architect - Server Manageability for Nvidia at Santa Clara, California
Senior Platform Software Engineer, AI Server - GPU for Nvidia at Santa Clara, California
Sr. Silicon Design Engineer for AMD at Santa Clara, California
GPU Design Verification Engineer for AMD at Santa Clara, California
Upcoming Events
MEMS & Sensors Executive Congress (MSEC 2024) at Château-Bromont Hotel in Bromont Quebec Canada - Oct 7 - 9, 2024
PCB West 2024 at Santa Clara Convention Center Santa Clara CA - Oct 8 - 11, 2024
DVcon Europe 2024 at Holiday Inn Munich City Center, Munich Germany - Oct 15 - 16, 2024
International Test Conference (ITC) at United States - Nov 3 - 8, 2024



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering TechJobsCafe - Technical Jobs and Resumes GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise