Cadence Expands System and SoC Verification Offerings to Accelerate System Integration and Reduce Time to Market

SAN JOSE, CA -- (Marketwire) -- May 15, 2012 -- Cadence Design Systems, Inc. (NASDAQ: CDNS), a leader in global electronic design innovation, continued its efforts to help customers reduce time to market for new systems and SoCs with the announcement of new in-circuit acceleration based on the Incisive® and Palladium® XP platforms for the company's System Development Suite, and extensions to the Verification IP Catalog for acceleration and emulation to give engineers the ability to go beyond simulation to speed verification of large-scale SoCs, sub-systems and systems.

"The inefficiencies and performance limitations introduced by traditionally disconnected development platforms combined with verification IP applicability being limited to simulation-only approaches are posing a threat to customers designing systems and SoCs for consumer and wireless electronics being able to deliver products on time," said Nimish Modi, senior vice president, System and Software Realization Group at Cadence. "With the new in-circuit acceleration deliverables in the System Development Suite and the extension our Verification IP Catalog to acceleration and emulation, Cadence is taking another significant step forward towards its vision to enable open, connected and scalable system-level development."

In-Circuit Acceleration added to System Development Suite (SDS).

The effort and cost associated with utilizing different, disconnected engines for virtual prototyping, RTL simulation, acceleration, emulation, and FPGA-based prototyping pose key challenges to delivering products on time. Expanding upon its in-circuit emulation technology leadership and the industry's only integrated simulation-acceleration and emulation environment, Cadence now offers as part of the System Development Suite a single heterogeneous environment for system-level verification based on the Incisive and Palladium XP platforms, which enables designers to leverage both the high speed and real-world interfaces of traditional in-circuit emulation environments combined with the advanced analysis capabilities available in RTL simulation. Design teams are no longer forced to create and maintain both environments, spend unnecessary time and effort to reproduce bugs, or remodel all system components targeted for one environment - tasks which are not time effective and make sub-optimal use of the existing IP assets.

New in-circuit acceleration enables teams for simulation acceleration and emulation to deploy a common unified verification environment, resulting in up-to-10x increased efficiency during system-level validation and root cause analysis. It further shortens system and SoC development times by delivering an optimal blend of performance and accuracy and optimal leverage of existing IP assets.

"Using In-Circuit Acceleration, we've enabled a new paradigm of system-level debug productivity while maintaining full In-Circuit Emulation performance," said Alex Starr, emulation architect at Advanced Micro Devices. "We have reduced the time to closure on difficult, long running workloads, which enables us to increase our hardware and software coverage while reducing the overall test plan execution time."

Verification IP (VIP) Catalog expanded for Acceleration and Emulation.

Universal Verification Model (UVM)-compatible Accelerated VIP enables users to smoothly transition from simulation to acceleration, in-circuit acceleration, and in-circuit emulation, giving them the ability to verify complex Systems and SoCs that are simply too large for effective verification using traditional RTL simulation.

The Cadence® VIP catalog now includes Accelerated VIP for the following interface standards: ARM's AMBA® AXI™ 3/4 and ACE, PCI Express® 2.0/3.0, USB 3.0, 10Gb Ethernet, SATA 3, and HDMI 1.4.

According to Brian Bailey, Chairman of Accellera's Interfaces Technical Committee, "The SCE-MI standard was developed in large part because large scale designs commonly exceed the ability of simulation to verify the RTL in a timely manner. This is occurring in a greater percentage of designs today. In other words, verification acceleration has become a necessity and SCE-MI was created to provide a standard for how verification acceleration can be integrated into the flow." Bailey continued, "The need to perform accelerated verification using a hardware based computing platform together with accelerated VIP has only grown since SCE-MI was introduced."

About Cadence

Cadence enables global electronic design innovation and plays an essential role in the creation of today's integrated circuits and electronics. Customers use Cadence software, hardware, IP, and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers, and research facilities around the world to serve the global electronics industry. More information about the company, its products, and services is available at www.cadence.com.

Cadence, Palladium, Incisive and the Cadence logo are registered trademarks of Cadence Design Systems, Inc. in the United States and other countries. All other trademarks are the property of their respective owners.

Add to Digg Bookmark with del.icio.us Add to Newsvine

For more information, please contact:
Bob Nelson
Cadence Design Systems, Inc.

Email Contact (e-mail)
408-201-2402 (phone) 


Featured Video
Jobs
Design Verification Engineer for Blockwork IT at Milpitas, California
Senior Platform Software Engineer, AI Server - GPU for Nvidia at Santa Clara, California
CAD Engineer for Nvidia at Santa Clara, California
GPU Design Verification Engineer for AMD at Santa Clara, California
Senior Firmware Architect - Server Manageability for Nvidia at Santa Clara, California
Sr. Silicon Design Engineer for AMD at Santa Clara, California
Upcoming Events
SEMICON Japan 2024 at Tokyo Big Sight Tokyo Japan - Dec 11 - 13, 2024
PDF Solutions AI Executive Conference at St. Regis Hotel San Francisco - Dec 12, 2024
DVCon U.S. 2025 at United States - Feb 24 - 27, 2025



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering TechJobsCafe - Technical Jobs and Resumes GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise