New Cadence Physical Verification System Changes Physical Verification Paradigm; Next-Generation Approach Dramatically Reduces Run Time, Improves Predictability and Produces Immediate Results
[ Back ]   [ More News ]   [ Home ]
New Cadence Physical Verification System Changes Physical Verification Paradigm; Next-Generation Approach Dramatically Reduces Run Time, Improves Predictability and Produces Immediate Results

SANTA CLARA, Calif.—(BUSINESS WIRE)—Sept. 12, 2005— Cadence Design Systems, Inc. (NYSE: CDN) (Nasdaq: CDN) today introduced the Cadence(R) Physical Verification System for rapid turnaround of design rule check (DRC) and layout versus schematic (LVS). The system's massively parallel approach facilitates multiple design turns per working day -- even for the largest designs at 90-nanometers, 65-nanometers and below that would otherwise require overnight or multi-day runs.

The Cadence Physical Verification System uses an innovative approach to design data processing that combines proven accuracy, high performance, dedicated processing engines, concurrent reporting of results and a massively parallel architecture. This combination of new capabilities delivers near-linear performance scaling across very large numbers of CPUs and compared with conventional tools, significantly decreases physical verification cycle time as well as the overall number of cycles required. With these capabilities, designers can improve schedule predictability, free time to focus on yield optimization, and simplify the management of rule complexity challenges arising from sub-wavelength lithography and manufacturing effects.

"The Cadence Physical Verification System is the leading solution that addresses Fujitsu's needs for advanced sub-90-nanometer designs and that also delivers the performance scalability we require to reach 65 nanometers and below," said Shoji Ichino, general manager, LSI Technology Development at Fujitsu. "The system offers outstanding performance, concurrent results reporting, and superior integration with the Virtuoso platform and OpenAccess. The Cadence Physical Verification System is in production use by our worldwide design teams for 90- and 65-nanometer physical verification and its extensibility will be used in the future to address manufacturing and yield optimization."

The Cadence Physical Verification System employs a multi-strategy partitioning approach that removes the throughput limitations of conventional physical verification solutions and which leverages the full power of cost-effective, distributed processing platforms. The dedicated processing engines simplify rule deck authoring and maintenance, enhance quality of results and take full advantage of the system's highly scalable, distributed processing environment to further improve performance.

The new system features several industry-first capabilities that accelerate chip time to market. A concurrent debug capability ensures the most productive use of physical verification runtime. It delivers debug results during runtime, via OpenAccess 2.2, directly into an integrated Virtuoso(R)-based environment. Designers can start to debug designs immediately after launching a physical verification run and fix errors in parallel with job execution. This allows them to quickly identify problems and eliminate wasted time by terminating the run if they discover serious design flaws.

Dr. Marc Levitt, vice president, Design for Manufacturing, at Cadence, said, "The Cadence Physical Verification System allows design teams to process leading-edge designs over lunch that require overnight or days-long runs with conventional tools. The new system exceeds the current throughput demands of the largest designs from our leading-edge customers, and delivers the performance scalability required to meet their future demands down to 45 nanometers and beyond."

The Cadence Physical Verification System is closely integrated with industry-standard design solutions from Cadence, including the Virtuoso and Encounter(R) platforms, as well as Cadence parasitic extraction products and resolution enhancement technologies (RET). In alignment with Cadence's newly announced product segmentation strategy, the Cadence Physical Verification System is available in tiered configurations, starting with a single CPU desktop L configuration and an XL configuration featuring scalable, parallel processing with dedicated processing engines. The product segmentation strategy provides customers multiple product configurations tailored to specific levels of design complexity.

The Cadence Physical Verification System also offers designers minimal start-up time and an easy migration path from current solutions.

About Cadence

Cadence enables global electronic-design innovation and plays an essential role in the creation of today's integrated circuits and electronics. Customers use Cadence software and hardware, methodologies, and services to design and verify advanced semiconductors, printed circuit boards and systems used in consumer electronics, networking and telecommunications equipment, and computer systems. Cadence reported 2004 revenues of approximately $1.2 billion, and has approximately 5,000 employees. The company is headquartered in San Jose, Calif., with sales offices, design centers, and research facilities around the world to serve the global electronics industry. More information about the company, its products, and services is available at www.cadence.com.

Cadence, the Cadence logo, Encounter, and Virtuoso are registered of Cadence Design Systems, Inc. All other trademarks are the property of their respective owners.



Contact:
Cadence Design Systems, Inc.
Bruce Chan, 408-894-2961

Email Contact