TSMC and Cadence Tackle Low Power Challenges at 90 Nanometers and below with New TSMC Reference Flow
[ Back ]   [ More News ]   [ Home ]
TSMC and Cadence Tackle Low Power Challenges at 90 Nanometers and below with New TSMC Reference Flow

Cadence Encounter and Allegro Platforms Provide Complete Power Closure and Chip-Package Co-Design Solutions for TSMC Reference Flow 5.0

SAN DIEGO—(BUSINESS WIRE)—June 7, 2004— Cadence Design Systems, Inc. (NYSE: CDN) today announced the integration of the Cadence(R) Encounter(TM) digital IC design platform and the Cadence(R) Allegro(R) system interconnect design platform into TSMC's Reference Flow 5.0. This reference flow includes key Cadence technologies for low power design and chip-package design that enable higher productivity and improved design quality. Supporting designs targeting TSMC's 90-nanometer process technology, the reference flow is the latest milestone in the long-standing design chain collaboration between TSMC and Cadence.

"TSMC and Cadence have been collaborating closely to provide complete design solutions available for our mutual customers," said Edward Wan, senior director of design services marketing for TSMC. "TSMC Reference Flow 5.0 delivers a comprehensive offering that uses advanced Cadence solutions to address critical 90-nanometer issues such as power closure and IC package optimization. The result is a methodology that manages nanometer-scale design issues while delivering faster time-to-volume for low-power and high-performance designs."

Low Power Design

TSMC Reference Flow 5.0 addresses critical nanometer design needs of power optimization and power integrity through the Cadence Encounter platform, with power techniques such as low power synthesis, multiple supply voltages and power domains, leakage power optimization, multi-supply voltages, automatic power grid generation, and IR (voltage) drop analysis. This reference flow addresses low power design concerns, from prototyping through power/timing/area optimization, and delivers improved timing closure, reduced device area and lower power consumption for complex multi-million-gate system-on-chip (SoC) designs. These SoC's are typically used in advanced wireless and communications end markets. The customer benefits are clear; increased productivity and optimized power consumption.

TSMC Reference Flow 5.0 includes Cadence Fire & Ice(R) QX to provide accurate, full-chip, cell-based, 3-D parasitic extraction for signal integrity, timing, and power analysis. Cadence VoltageStorm(R) is included with enhanced gate-level dynamic analysis. This is especially important for 90-nanometer and smaller processes where a tradeoff between dynamic loads and power grid decoupling becomes critical. The reference flow's low power solution also includes Cadence Encounter RTL Compiler(R), Cadence First Encounter(R), Cadence Encounter Nanoroute(R) and Cadence Encounter Celtic(R) NDC.

"We use Cadence Encounter software to design leading-edge system-on-chip ICs, fabricated in TSMC silicon," said Scott Sellers, Vice President of Hardware Engineering, CTO and co-founder of Azul Systems. "The collaboration between TSMC and Cadence has directly helped us to improve chip performance, particularly in the libraries and timing flows where we have done successful joint work together. We applaud the release of Reference Flow 5.0."

Chip-Package Co-Design

IC packaging is a critical factor in nanometer design. TSMC has included Cadence Allegro Package Designer in Reference Flow 5.0 to address the emerging chip I/O and flip-chip challenges. Allegro Package Designer enables customers to achieve collaborative design of high-performance interconnect across the domains of IC, package and PCB. This cross-domain capability helps customers by supporting feasibility analysis and design of the IC's bump array or die pads in the context of the package interconnect. This optimization across domains reduces costs and accelerates time-to-market. The Allegro platform also supports a co-design methodology that promotes collaboration across the entire system design chain. By providing a common constraint-driven flow across design entry, signal and power integrity and physical design, it comprehensively addresses the implementation of system interconnect in nanometer designs.

"TSMC's leading process technologies drive many advanced flow requirements, and we are pleased to see the Encounter and Allegro platforms adopted as key components of the TSMC Reference Flow 5.0," said Lavi Lev, Cadence executive vice president and general manager. "The ongoing collaboration between Cadence and TSMC continues to address the most critical design risks for complex, multi-million-gate SoCs and enables customers to achieve first-pass silicon success."

Availability

The TSMC Reference Flow 5.0 enabling a complete RTL-to-Package solution is available from TSMC Online (online.tsmc.com).

About Cadence

Cadence is the largest supplier of electronic design technologies and engineering services. Cadence solutions are used to accelerate and manage the design of semiconductors, computer systems, networking and telecommunications equipment, consumer electronics, and a variety of other electronics-based products. With approximately 4,800 employees and 2003 revenues of approximately $1.1 billion, Cadence has sales offices, design centers, and research facilities around the world. The company is headquartered in San Jose, Calif., and traded on the New York Stock Exchange under the symbol CDN. More information about the company, its products and services is available at www.cadence.com.

Cadence, the Cadence logo, Allegro, Fire & Ice, First Encounter and VoltageStorm are registered trademarks, and CeltIC, Encounter and Nanoroute are trademarks of Cadence Design Systems, Inc. All other trademarks are the property of their respective owners.



Contact:
The Hoffman Agency for Cadence Design Systems
Carolyn Robinson, 408-975-3065

Email Contact