RICOH Achieves Full Test Coverage With Ultra-Low Pin Count Using Mentor Graphics Tessent TestKompress

WILSONVILLE, OR -- (MARKET WIRE) -- Aug 23, 2010 -- Mentor Graphics Corporation (NASDAQ: MENT) today announced that Ricoh Company, Ltd. has employed the Tessent™ TestKompress® solution for an RF product currently under development to achieve full coverage in final IC testing using only three I/O pins. In addition, the solution reduces the number of pattern loads needed for complete testing from ten to only four, providing a 60 percent reduction in manufacturing test time.

"Previously we were unable to meet our objective of 100% scan test overage during final package test because we were severely limited in the number of I/O pins available for testing," said Fumiaki Kadowaki, Manager in Ricoh's Imaging System LSI Development Center, CAD Engineering Section. "Tessent TestKompress provided an alternative that allowed us to continue to use our existing test equipment, reduce the SCAN test interface to only three pins, and still reduce our test time. In addition, the Mentor solution provides us with excellent test failure diagnosis capability based on normal production test data, without having to run special failure analysis runs on failed parts."

The new test flow overcomes previous limitations of test equipment hardware, test pattern generation software and test pin availability by employing patented Embedded Deterministic Test (EDT) technology in the TestKompress tool. This approach combines a small amount of on-chip circuitry (generated by TestKompress in RTL) and unique test pattern generation algorithms to load highly compressed test patterns onto the chip with only a few I/O channels. Using one pin for scan-in, one for scan-out, one for clock and two for test mode control, the low pin count solution still managed to reduce the number of pattern loads form ten to four due to the extremely high compression achieved using Tessent TestKompress. With future refinements to further increase compression, Ricoh expects to eliminate additional pattern loads completely, further reducing test times and increasing test throughput.

"Our customers are realizing fundamental improvements in test coverage and test throughput, thus improving test quality and reducing cost at the same time," said Greg Aldrich, Director of Marketing for Mentor's silicon test solutions. "With the ability to operate from a single scan channel and still provide very high levels of test time and data compression, Tessent TestKompress offers the flexibility to effectively test the broad range of devices with varying requirements that exist in today's markets."

About Mentor Graphics
Mentor Graphics Corporation (NASDAQ: MENT) is a world leader in electronic hardware and software design solutions, providing products, consulting services and award-winning support for the world's most successful electronics and semiconductor companies. Established in 1981, the company reported revenues over the last 12 months of about $800 million. Corporate headquarters are located at 8005 S.W. Boeckman Road, Wilsonville, Oregon 97070-7777. World Wide Web site: http://www.mentor.com/.

(Mentor Graphics and TestKompress are registered trademarks and Tessent is a trademark of Mentor Graphics Corporation. All other company or product names are the registered trademarks or trademarks of their respective owners.)

Add to Digg Bookmark with del.icio.us Add to Newsvine

For more information, please contact:
Gene Forte 
Mentor Graphics
503.685.1193

Email Contact

Sonia Harrison
Mentor Graphics 
503.685.1165

Email Contact 


Featured Video
Latest Blog Posts
Vijay ChobisaSiemens EDA
by Vijay Chobisa
The Rise of Custom Acceleration
Bob Smith, Executive DirectorBridging the Frontier
by Bob Smith, Executive Director
Nomination Deadline for Phil Kaufman Award and Hall of Fame: June 30
Jobs
Design Verification Engineer for Blockwork IT at Milpitas, California
Senior Hardware Engineer IV – CA for Ampex Data Systems Corporation at Hayward, California
Senior DPU System Application Engineer for Nvidia at Santa Clara, California
Hardware Engineer for PTEC Solutions at Fremont, California
Senior Post Silicon Hardware Engineer for Nvidia at Santa Clara, California
Upcoming Events
SemiconWest - 2024 at Moscone Center San Francisco CA - Jul 9 - 11, 2024
Flash Memory 2024 Conference & Expo FMS2024 at Santa Clara Convention Center Santa Clara CA - Aug 6 - 8, 2024
SEMICON Taiwan 2024 at Taipei Nangang Exhibition Center Taipei Taiwan - Sep 4 - 6, 2024



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering TechJobsCafe - Technical Jobs and Resumes GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise