Synopsys Galaxy Implementation Platform Enables First-pass Silicon Success on Infineon's 40-nanometer X-GOLD 626 Wireless Product

IC Compiler Capabilities for Low Power, Hierarchical Design and Multi-corner/Multi-mode Optimization Enable Tapeout Ahead of Schedule

MOUNTAIN VIEW, Calif., March 30 — (PRNewswire) — Synopsys, Inc. (Nasdaq: SNPS), a world leader in software and IP for semiconductor design, verification and manufacturing, today announced that the Galaxy™ Implementation Platform has helped Infineon Technologies AG (NYSE: IFX) achieve first-pass silicon success of the 40-nanometer (nm) baseband processor for its X-GOLD™ 626 3G wireless analog and digital system-in-package (SIP). Infineon utilized the Galaxy platform's powerful implementation flow to optimize the chip's multiple functional modes with multi-corner/multi-mode (MCMM) technology, taking advantage of the links between Synopsys' Design Compiler® RTL synthesis solution and IC Compiler placement and routing. The Galaxy platform's extensive support for low power and hierarchical design techniques, coupled with its signoff capabilities, was essential to achieve Infineon's tight schedule and high-performance, low power and area goals. As a result, Infineon met its design targets and taped out the baseband processor for the X-GOLD 626 wireless product ahead of schedule.

"One of the key challenges we had in designing the X-GOLD 626 baseband processor was optimizing the design for highest performance and lowest power, without compromising on robustness and quality," said Hartmut Hiller, vice president of Design Methodology and Implementation at Infineon Technologies. "Synopsys' Galaxy platform includes essential advanced low power capabilities which, along with its strength in hierarchical design and concurrent MCMM optimization, were critical to our first-pass silicon success. Synopsys' excellent global support and the Galaxy platform's robust implementation and signoff technologies, we successfully taped out the chip ahead of schedule."

Infineon's X-GOLD 626 is a complex multi-million-gate analog and digital SIP that integrates a power management unit to enable best-in-class power consumption in both active and idle modes. Infineon's design team captured the chip's complex power architecture with the IEEE 1801 (UPF) standard. Power management features implemented using the Galaxy platform included voltage islands with MTCMOS power gating and multi-threshold libraries. In addition, by implementing a hierarchical design flow and support for multiple internal clocks, the Galaxy platform delivered outstanding quality of results, meeting Infineon's high-performance, low power and area goals.

"Our customers are facing several challenges: to produce the highest-quality products within the shortest amount of time and with best-in-class performance, power and area," said Dr. Antun Domic, senior vice president and general manager, Implementation Group at Synopsys. "Infineon's decision to deploy our Galaxy Implementation Platform, including IC Compiler, for their advanced wireless designs will enable them to continue to aggressively focus on bringing differentiated wireless SoC solutions to market."

About Synopsys

Synopsys, Inc. (Nasdaq: SNPS) is a world leader in electronic design automation (EDA), supplying the global electronics market with the software, intellectual property (IP) and services used in semiconductor design, verification and manufacturing. Synopsys' comprehensive, integrated portfolio of implementation, verification, IP, manufacturing and field-programmable gate array (FPGA) solutions helps address the key challenges designers and manufacturers face today, such as power and yield management, software-to-silicon verification and time-to-results. These technology-leading solutions help give Synopsys customers a competitive edge in bringing the best products to market quickly while reducing costs and schedule risk. Synopsys is headquartered in Mountain View, California, and has more than 65 offices located throughout North America, Europe, Japan, Asia and India. Visit Synopsys online at http://www.synopsys.com.

Synopsys, Design Compiler and Galaxy are registered trademarks or trademarks of Synopsys, Inc. Any other trademarks or registered trademarks mentioned in this release are the intellectual property of their respective owners.

Editorial Contacts:

Sheryl Gulizia

Synopsys, Inc.

650-584-8635

Email Contact


Stephen Brennan

MCA, Inc.

650-968-8900

Email Contact




SOURCE Synopsys, Inc.

Contact:
Synopsys, Inc.
Infineon Technologies AG
Sheryl Gulizia of Synopsys, Inc.
Phone: +1-650-584-8635
Email Contact
Stephen Brennan of MCA, Inc.
Phone: +1-650-968-8900
Email Contact for Synopsys, Inc.
Web: http://www.synopsys.com

Featured Video
Latest Blog Posts
Vijay ChobisaSiemens EDA
by Vijay Chobisa
The Rise of Custom Acceleration
Bob Smith, Executive DirectorBridging the Frontier
by Bob Smith, Executive Director
Nomination Deadline for Phil Kaufman Award and Hall of Fame: June 30
Jobs
Design Verification Engineer for Blockwork IT at Milpitas, California
Senior Hardware Engineer IV – CA for Ampex Data Systems Corporation at Hayward, California
Senior DPU System Application Engineer for Nvidia at Santa Clara, California
Hardware Engineer for PTEC Solutions at Fremont, California
Senior Post Silicon Hardware Engineer for Nvidia at Santa Clara, California
Upcoming Events
SemiconWest - 2024 at Moscone Center San Francisco CA - Jul 9 - 11, 2024
Flash Memory 2024 Conference & Expo FMS2024 at Santa Clara Convention Center Santa Clara CA - Aug 6 - 8, 2024
SEMICON Taiwan 2024 at Taipei Nangang Exhibition Center Taipei Taiwan - Sep 4 - 6, 2024



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering TechJobsCafe - Technical Jobs and Resumes GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise