ATopTech Introduces Industry’s First Top-Level Design Tool to Seamlessly Integrate All Hierarchical Functions with Block-Level Implementation

SAN FRANCISCO — (BUSINESS WIRE) — July 27, 2009 ATopTech, Inc., the primary technology leader in integrated circuit (IC) physical design solutions addressing the challenges of designing ICs at 65 nanometers and below, today announced the Apogee hierarchical physical design solution, which is the first in the industry to seamlessly integrate all the critical hierarchical design functions with a market-leading block-level implementation tool in a single environment.

As geometries continue to shrink, the complexity of hierarchical design is growing dramatically. Today’s hierarchical tools are very difficult to use because they are all created by adding some extra hierarchical data structures on top of a place-and-route tool that can only work on a flat data model. The results are very poorly integrated systems with a lot of unnecessary overhead and complex flows. Since the core engines of Aprisa (ATopTech’s leading physical design solution) work directly on an integrated hierarchical data model, Apogee is essentially a natural extension of Aprisa, which allows users to perform the hierarchical place-and-route tasks as easily as running a flat place-and-route task.

The Apogee solution includes the two key functions in hierarchical design: top-down chip planning and partitioning, and bottom-up chip assembly and chip-level timing closure. These functions of Apogee are tightly integrated with Aprisa, so the user can easily manage hierarchical data and also switch between top-level design and block-level design seamlessly.

For top-down chip planning and partition, Apogee utilizes the award-winning place-and-route engines from Aprisa to achieve a high-quality partition generation, pin assignment, and feed-through insertion, enabling the user to create hierarchical designs with much better quality and unprecedented speed.

For bottom-up chip assembly and closure, Apogee makes it possible for designers to do full-chip timing analysis with automatically generated timing-accurate models for the blocks, with very fast run times. Apogee also allows the user to work on individual blocks with the full-chip timing picture and fix the top-level timing issues. This addresses one of the most challenging issues of today's hierarchical designs because the size of the design can easily exceed the capacity of timer and physical implementation tools.

“Apogee has already seen several successful tape-outs from a major fabless semiconductor company, proving it is ready for deployment,” said Dr. Ping-San Tzeng, ATopTech President and CTO. “We listened to our customers about the challenges and frustrations they had at the top level, and set out to solve those issues. The addition of Apogee to our portfolio represents another piece of the complete physical design solution that we’re bringing to our customers.”

Price and Availability

The Apogee top-level design tool is available now for adding to the Aprisa solution. US pricing starts at $250,000.

ATopTech is demonstrating the Apogee tool, with the Aprisa physical design solution, in its Design Automation Conference booth (#3167) at the Moscone Center in San Francisco, July 27 – 30, 2009. To register for a suite appointment visit www.atoptech.com.

About ATopTech

ATopTech, Inc., is a technology leader in IC physical design. Its Precision Optimization technology offers real design closure at 65 nm and below. The company’s first product family, Aprisa, has extremely close correlation to golden sign-off tools, produces design rule check (DRC)-clean designs, features MCMM optimization at all phases, and offers 10-15 percent better timing and up to 10 percent less standard cell area than existing tools. Use of state-of-the-art multi-threading and distributed processing technologies speeds up the design process, resulting in unsurpassed project completion times. For more information, see http://www.atoptech.com.

Aprisa and Apogee are trademarks and ATopTech is a registered trademark of ATopTech, Inc. Any other trademarks or trade names mentioned are the property of their respective owners.



Contact:

Cayenne Communication LLC
Michelle Clancy, 252-940-0981
Email Contact

Featured Video
Latest Blog Posts
Vijay ChobisaSiemens EDA
by Vijay Chobisa
The Rise of Custom Acceleration
Bob Smith, Executive DirectorBridging the Frontier
by Bob Smith, Executive Director
Nomination Deadline for Phil Kaufman Award and Hall of Fame: June 30
Jobs
Design Verification Engineer for Blockwork IT at Milpitas, California
Senior Post Silicon Hardware Engineer for Nvidia at Santa Clara, California
Hardware Engineer for PTEC Solutions at Fremont, California
Senior DPU System Application Engineer for Nvidia at Santa Clara, California
Senior Hardware Engineer IV – CA for Ampex Data Systems Corporation at Hayward, California
Upcoming Events
SemiconWest - 2024 at Moscone Center San Francisco CA - Jul 9 - 11, 2024
Flash Memory 2024 Conference & Expo FMS2024 at Santa Clara Convention Center Santa Clara CA - Aug 6 - 8, 2024
SEMICON Taiwan 2024 at Taipei Nangang Exhibition Center Taipei Taiwan - Sep 4 - 6, 2024



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering TechJobsCafe - Technical Jobs and Resumes GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise