Mentor Graphics Outlines IC Implementation Strategy to Address Sub-45nm Challenges

ANAHEIM, Calif.—(BUSINESS WIRE)—June 9, 2008— Mentor Graphics Corporation (NASDAQ:MENT) today laid out its integrated circuit (IC) implementation strategy to help customers with the challenges they face as they move to smaller process nodes. A first step in this strategy was the merging of several offerings into a single Design-to-Silicon division: the Calibre® physical verification and Design-for-Manufacturing (DFM) platform, the Olympus-SoC place-and-route system (from last years Sierra Design Automation acquisition), and the Mentor Design-for-Test and Yield Learning solution. The recently acquired assets of the Ponte Solutions organization and NXP Semiconductors Germany DFT technology further augment the resources of the division. With this new alignment Mentor has begun to drive the integration of its three industry-leading platforms based on a common vision for delivering first-pass silicon success.

We are aligned with customers in our vision of how to meet future challenges, and have a strong technology roadmap to deliver new capabilities through platform advancements and cross-platform integration, said Joseph Sawicki, vice president and general manager, Design to Silicon Division, Mentor Graphics. Were engaged with our customers on a day-to-day basis in their design labs and fabs to ensure the Mentor offerings truly resolve customer needs at each step.

We have collaborated with Mentor Graphics for many years to address IC implementation challenges at each successive technology node, said Philippe Magarshack, STMicroelectronics Technology R&D Group Vice President and Central CAD and Design Solutions General Manager. We were also working with Sierra Design Automation before the acquisition by Mentor, and we encouraged the integration of Olympus-SOC and Calibre technologies to address the increasing challenges we foresee at 32/22nm. We believe the Mentor solution will help us meet critical IC implementation challenges such as the complexity of multi-mode, low power designs, designing for high manufacturing yields, and achieving market-leading performance.

New platform capabilities discussed at the Design Automation Conference being held this week include:

  • The Equation-based DRC facility of the Calibre nmDRC platform, which allows users to easily implement advanced multi-dimensional (2D/3D) physical verification (PV) checks that are difficult, if not outright impossible, to perform today with other offerings.
  • A new distributed computing implementation of the nmDRC platform that significantly reduces memory requirements while at the same time improving runtime.
  • Incremental verification features that allow multiple design rule checking runs to execute in parallel.
  • A CMPAnalyzer planarity solution that optimizes metal fill for best performance using both CMP models and layout density analysis.
  • A new Calibre nmLVS tool with interactive debugging features (to be released to the general market in the second half of 2008) that will speed layout-versus-schematic checking with automated suggestions for fixing the design, improved short identification, and overall improvements to the environment to reduce debugging time.

Mentor also outlined plans for integration across their three major IC implementation platforms. The success of the Olympus-SoC/Calibre LFD (Litho-Friendly Design) solution for avoidance of litho hotspots during routing will be extended with further integration of Calibre models early in the floorplanning and routing process. Concurrent Multi-Corner Multi-Mode optimization with silicon-proven Calibre DFM models will enable the Olympus-SoC product to create DFM-optimized designs in a single pass, significantly reducing the time required to reach tapeout, while at the same time allowing designers to immediately see the impact on manufacturability, timing, power, signal integrity and other chip performance factors.

DFT integration with physical analysis currently provides targeted test generation for specific DFM hotspots using the TestKompress® ATPG solution. Likewise, integration between physical analysis and the YieldAssist product allows direct viewing of suspect defect locations for reduced failure analysis turnaround time. Going forward, further integration will help customers to rapidly find the root causes of manufacturing defects by being able to quickly identify hidden systematic yield limiters by analyzing volume production test data with new software techniques. Designers can also use the results of yield learning to re-prioritize and tune their recommended design rules throughout the lifecycle of a product offering.

About Mentor Graphics

Mentor Graphics Corporation (NASDAQ:MENT) is a world leader in electronic hardware and software design solutions, providing products, consulting services and award-winning support for the worlds most successful electronics and semiconductor companies. Established in 1981, the company reported revenues over the last 12 months of over $850 million and employs approximately 4,200 people worldwide. Corporate headquarters are located at 8005 S.W. Boeckman Road, Wilsonville, Oregon 97070-7777. World Wide Web site: http://www.mentor.com/.

(Mentor Graphics, Calibre and TestKompress are registered trademarks, and Olympus-SoC, LFD and YieldAssist are trademarks of Mentor Graphics Corporation. All other company or product names are the registered trademarks or trademarks of their respective owners.)

1 | 2  Next Page »
Featured Video
Editorial
Roberto FrazzoliEDACafe Editorial
by Roberto Frazzoli
Innovations from the 2024 TSMC Technology Symposium
More Editorial  
Latest Blog Posts
Bob Smith, Executive DirectorBridging the Frontier
by Bob Smith, Executive Director
Real Intent’s Prakash Narain on Growing into Management Role
Jean-Marie BrunetSiemens EDA
by Jean-Marie Brunet
Facing a New Age of IC Design Challenges Part 1
Anupam BakshiAgnisys Automation Review
by Anupam Bakshi
The Role of the Portable Stimulus Standard in VLSI Development
Jobs
Senior Post Silicon Hardware Engineer for Nvidia at Santa Clara, California
Design Verification Engineer for Blockwork IT at Milpitas, California
Physical Design Engineer (Multiple Openings) for Samsung Electronics at Austin, Texas
Senior DPU System Application Engineer for Nvidia at Santa Clara, California
RF Design Engineer for Blockwork IT at San Francisco, California
Technical Staff Engineer - Hardware (FPGA) for Microchip at San Jose, California
Upcoming Events
SEMICON Southeast Asia 2024 at MITEC Kuala Lumpur Malaysia - May 28 - 30, 2024
3D & Systems Summit - Heterogeneous Systems for the Intelligently Connected Era at Hilton Dresden Hotel An der Frauenkirche 5, 01067 Dresden Germany - Jun 12 - 14, 2024
2024 IEEE Symposium on VLSI Technology & Circuits at HILTON HAWAIIAN VILLAGE HONOLULU HI - Jun 16 - 20, 2024
Design Automation Conference (DAC) 2024 at Moscone West, San Francisco CA - Jun 23 - 27, 2024



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering TechJobsCafe - Technical Jobs and Resumes GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise