Calypto's SLEC RTL Product Selected by AMD to Verify Advanced Processors

SANTA CLARA, Calif.—(BUSINESS WIRE)—March 14, 2007— Calypto(TM) Design Systems Inc., the leader in sequential analysis technology, announced today that AMD (NYSE:AMD), has adopted its SLEC(TM) (sequential logic equivalence checking) product into its microprocessor design flow.

AMD chose SLEC RTL software to verify performance and power optimizations in its advanced microprocessor design flow.

The SLEC RTL product comprehensively verifies sequential optimizations, such as RTL retiming and clock gating which are typically performed in microprocessor design flows. SLEC uncovers design differences in short concise waveforms, simplifying error detection and reducing debug time from weeks to days.

"Our microprocessor design teams are consistently innovating to increase overall performance and deliver industry-leading performance-per-watt," says Nihar Mohapatra, design verification lead, AMD. "The fast, comprehensive verification which Calypto's SLEC provides enhances this creative process, helping our design teams continue to meet the processing needs of our customers."

AMD's leading-edge processors feature AMD's Direct Connect Architecture, which helps eliminate the bottlenecks inherent in a front-side bus by directly connecting the processors, the memory controller and the I/O unit to enable improved overall system performance and power efficiency. The AMD Opteron processor is the only x86 server processor with planned upgradeability to native quad-core within the same thermal design power envelope. Upcoming native Quad-Core AMD Opteron processors (codenamed "Barcelona") are estimated to provide a 40-percent performance advantage over the competition, and will enable new power- and thermal-management techniques, strengthening the industry-leading performance-per-watt AMD Opteron processors currently deliver today.

SLEC is the semiconductor industry's only Sequential Logic Equivalence Checking solution that can verify functional equivalence between designs with sequential differences. Also part of the SLEC product family is SLEC System, which verifies that RTL implementations functionally match System level models written in SystemC or C/C++. The SLEC product family is based on unique sequential analysis technology that bridges levels of design abstraction, Enabling ESL(TM)

Commenting on SLEC's success and market adoption, Tom Sandoval, Calypto's chief executive officer, remarks: "It has become extremely difficult to meet both power and performance targets using traditional gate-level methods. To achieve design goals, hardware engineers must make micro-architectural changes to their RTL. Using SLEC, design teams can create higher quality designs in less time."

About Calypto

Founded in 2002, Calypto Design Systems, Inc. enables SoC design teams to bridge System and RTL for semiconductor design, saving customers millions of dollars in design costs and avoiding silicon re-spins. Calypto delivers design software products to leading-edge semiconductor and systems companies worldwide. Calypto is privately held, with venture funding from Cipio Partners, JAFCO Ventures, Tallwood Venture Capital and Walden International. It is a member of the Cadence Connections program, the IEEE-SA, Synopsys SystemVerilog Catalyst Program, and the Mentor Graphics OpenDoor program. Corporate Headquarters are located at: 2933 Bunker Hill Lane, Suite 202, Santa Clara, Calif. 95054. Telephone: (408) 850-2300. Email: info@calypto.com. More information about Calypto may be found at: http://www.calypto.com.

Calypto and SLEC are trademarks of Calypto Design Systems Inc. AMD, the AMD Arrow logo, AMD Opteron, and combinations thereof, are trademarks of Advanced Micro Devices, Inc. Other products and company names may be trademarks or registered trademarks of their respective companies.

Contact:

Public Relations for Calypto Design Systems
Nanette Collins, 617-437-1822
Email Contact

Featured Video
Latest Blog Posts
Vijay ChobisaSiemens EDA
by Vijay Chobisa
The Rise of Custom Acceleration
Bob Smith, Executive DirectorBridging the Frontier
by Bob Smith, Executive Director
Nomination Deadline for Phil Kaufman Award and Hall of Fame: June 30
Jobs
Senior Post Silicon Hardware Engineer for Nvidia at Santa Clara, California
Senior Hardware Engineer IV – CA for Ampex Data Systems Corporation at Hayward, California
Senior DPU System Application Engineer for Nvidia at Santa Clara, California
Design Verification Engineer for Blockwork IT at Milpitas, California
Hardware Engineer for PTEC Solutions at Fremont, California
Upcoming Events
Design Automation Conference (DAC) 2024 at Moscone West, San Francisco CA - Jun 23 - 27, 2024
SemiconWest - 2024 at Moscone Center San Francisco CA - Jul 9 - 11, 2024
Flash Memory 2024 Conference & Expo FMS2024 at Santa Clara Convention Center Santa Clara CA - Aug 6 - 8, 2024



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering TechJobsCafe - Technical Jobs and Resumes GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise