Apache Addresses Dynamic Power Integrity in STARC's Latest Production Flow; Apache's Dynamic Power Closure Solution Provides Accuracy and Feedback to Timing

MOUNTAIN VIEW, Calif.—(BUSINESS WIRE)—Jan. 23, 2006— Apache Design Solutions, the technology leader in physical design integrity solutions for system-on-chip (SoC) designs, today announced that the Semiconductor Technology Academic Research Center (STARC) in Japan has implemented RedHawk, Apache's full-chip dynamic power closure solutions in their latest production flow, STARCAD-21. During an extensive evaluation, RedHawk demonstrated accurate correlation results with SPICE for both static IR-drop and dynamic voltage drop analysis. In addition, STARC has established a methodology for providing feedback to timing based on RedHawk's power noise waveforms.

"As our customers go deeper into the nanometer realm, we need to support a power closure flow with a high degree of accuracy, fast turnaround time, and reduced design margins," said Nobuyuki Nishiguchi, Vice President, General Manager Development Dept.-1 of STARC. "Apache's RedHawk has proven to be the solution with accurate power results which we can use to provide feedback to timing for tighter design margin. It also delivers the capacity, performance and ease-of-use that is needed for large designs."

"Over the past year, Apache and STARC have worked closely to deliver a power closure methodology for leading semiconductor companies in Japan," said Andrew Yang, CEO of Apache. "We are pleased to see the addition of RedHawk in the STARC-21 production flow, and to be able to provide customers with access to the most accurate dynamic power integrity solution for ensured silicon success."

About RedHawk

RedHawk is a full-chip Vectorless Dynamic(TM) physical power integrity solution for SoC power closure sign-off of 130nm, 90nm, and 65nm designs. Certified by TSMC's 5.0 and 6.0 Reference Flow and correlated with silicon measurements and SPICE, RedHawk addresses dynamic power issues such as simultaneous switching output (SSO) for core, memory, clock, and I/O, as well as effects of on-chip inductance, package RLC, and decoupling capacitance. RedHawk delivers transistor-level accuracy with cell-based capacity, performance, and ease-of-use.

With RedHawk designers can identify dynamic "hot spots," examine the impact on timing, accurately pinpoint the cause of dynamic voltage drop, and automatically repair the source of supply noise. RedHawk enables designers to reach power closure sign-off for high performance SoCs, including those utilizing advanced low-power design techniques such as leakage current control, MTCMOS (power-gating), multiple voltage domains, and multiple threshold transistors.

About Apache Design Solutions

Apache is a supplier of innovative next-generation silicon integrity platforms for low-power, high-performance system-on-a-chip (SoC) designs. By considering all sources of noise that impacts the design, such as power, signal, package / system IO, substrate, and temperature, Apache's silicon integrity platform enables designers of leading networking, wireless, communication, consumer, and semiconductor companies to detect, fix, and prevent design weaknesses that can result in reduced yield or failed silicon. Apache's vendor neutral platforms enable designers to adopt industry's standard physical design flow for their toughest design challenges. Apache has direct sales and support offices worldwide with over 40 customers, including 7 of the top 10 semiconductor companies. For more information, visit www.apache-da.com.

Apache Design Solutions, NSPICE, RedHawk, and Vectorless Dynamic are trademarks of Apache Design Solutions, Inc.



Contact:
Apache Design Solutions
Yukari Chin, 650-641-4200

Email Contact
or
Public Relations for Apache
Cayenne Communication
Michelle Clancy, 252-940-0981 

Email Contact
Latest Blog Posts
Bob Smith, Executive DirectorBridging the Frontier
by Bob Smith, Executive Director
ESD Alliance Member Companies at DAC
Jobs
Senior Post Silicon Hardware Engineer for Nvidia at Santa Clara, California
Senior DPU System Application Engineer for Nvidia at Santa Clara, California
Design Verification Engineer for Blockwork IT at Milpitas, California
Senior Hardware Engineer IV – CA for Ampex Data Systems Corporation at Hayward, California
Upcoming Events
SemiconWest - 2024 at Moscone Center San Francisco CA - Jul 9 - 11, 2024
Flash Memory 2024 Conference & Expo FMS2024 at Santa Clara Convention Center Santa Clara CA - Aug 6 - 8, 2024
SEMICON Taiwan 2024 at Taipei Nangang Exhibition Center Taipei Taiwan - Sep 4 - 6, 2024



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering TechJobsCafe - Technical Jobs and Resumes GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise