Wave Computing Adds MIPS32 microAptiv Cores to MIPS Open Program

Campbell, Calif., May 13, 2019 (GLOBE NEWSWIRE) -- May 13, 2019Wave Computing,® Inc., the Silicon Valley company accelerating artificial intelligence (AI) from the datacenter to the edge, today announced it will include the MIPS32® microAptiv™ cores in the newest release of MIPS Open program components. One of the smallest and low power CPUs in the MIPS product line, the MIPS32 microAptiv core is a highly-efficient, compact, real-time solution for microcontrollers (MCU) and entry-level embedded market applications such as automotive, Internet of Things (IoT) and home networking appliances. The Verilog register transfer level (RTL) code for the MIPS32 microAptiv cores and other MIPS Open program components are available for immediate download at www.mipsopen.com/resources/download.

0_medium_wave-rgb-4c.png


 

“When the MIPS32 microAptiv core was introduced, it delivered much higher clock speeds than other MCU cores as well as better code density,” said Linley Gwennap, principal analyst of The Linley Group. “Now that Wave Computing is offering microAptiv in the MIPS Open components, SoC designers are free to integrate this reliable and powerful CPU without any license fees or royalties. This announcement marks a significant advance for the MIPS Open initiative.”

 

The MIPS32 microAptiv core is designed for low power, high-performance and cost sensitive applications such as vehicle dashboard systems, building environmental controls, and consumer appliance control modules. Its efficient Digital Signal Processing (DSP) capabilities make it ideal for use in multimedia or digital applications that are often reprogrammed for use in different applications. The MIPS32 microAptiv core also includes Code Compression capabilities that help run the code on a reduced amount of memory—a key feature when designing for small surfaces where each millimeter counts.

 

The new set of MIPS Open program components will include two different versions of the microAptiv Verilog RTL code:

  • microAptiv MCU core – designed with application-specific features and real-time performance for microcontroller SoC development.
  • microAptiv MPU core – includes a cache controller and MMU facilitating embedded system designs executing operating systems such as Linux.

 

In addition to the Verilog RTL code, the package also includes documentation, configuration tools and a verification suite.

 

“The Wave Computing team is delighted to make its MIPS32 microAptiv cores available for MIPS Open participants. The microAptiv cores have already been embedded into millions of commercial designs worldwide that we use every day,” said Krishna Raghavan, president of Wave Computing’s MIPS IP Licensing business. “By making these cores available to SoC designers via the MIPS Open program, our hope is to accelerate the next generation of highly-efficient, intelligent, IoT, consumer and automotive applications.”

 

For more information on the newest batch of MIPS Open components or to register as a new member of the MIPS Open ecosystem, visit  www.mipsopen.com.

Like this story? Tweet this: @wavecomputing helps developer save time by releasing MIPS32® microAptiv microprocessor into #MIPSOpen™ #CatchtheWave #AI http://bit.ly/2Vl5PZB

 

About Wave Computing
Wave Computing, Inc. is revolutionizing artificial intelligence (AI) with its dataflow-based systems and solutions. The company’s vision is to bring deep learning to customers’ data wherever it may be—from the datacenter to the edge—helping accelerate time-to-insight. Wave Computing is powering the next generation of AI by combining its dataflow architecture with its MIPS embedded RISC multithreaded CPU cores and IP. Wave Computing received Frost & Sullivan’s 2018 “Machine Learning Industry Technology Innovation Leader” award and recognized as one of the “Top 25 Artificial Intelligence Providers” by CIO Applications magazine. More information about Wave Computing can be found at https://wavecomp.ai.

 

# # #

 

Wave Computing, the Wave Computing logo, MIPS Open, MIPS32, microAptiv, TritonAI 64 and MIPS are trademarks of Wave Computing, Inc. and its applicable affiliates. All other trademarks are used for identification purposes only and are the property of their respective owners.   

Fadi Azhari
Wave Computing
6505757119
fadi@wavecomp.com

Featured Video
Jobs
RF Design Engineer for Blockwork IT at San Francisco, California
Advanced Mechanical Engineer for General Dynamics Mission Systems at Marion, Virginia
Hardware System Engineer for Google at Mountain View, California
Design Verification Engineer for Blockwork IT at Milpitas, California
Senior DPU System Application Engineer for Nvidia at Santa Clara, California
Senior Post Silicon Hardware Engineer for Nvidia at Santa Clara, California
Upcoming Events
3D & Systems Summit - Heterogeneous Systems for the Intelligently Connected Era at Hilton Dresden Hotel An der Frauenkirche 5, 01067 Dresden Germany - Jun 12 - 14, 2024
2024 IEEE Symposium on VLSI Technology & Circuits at HILTON HAWAIIAN VILLAGE HONOLULU HI - Jun 16 - 20, 2024
Design Automation Conference (DAC) 2024 at Moscone West, San Francisco CA - Jun 23 - 27, 2024
SemiconWest - 2024 at Moscone Center San Francisco CA - Jul 9 - 11, 2024



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering TechJobsCafe - Technical Jobs and Resumes GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise