STATS ChipPAC’s fcCuBE Technology Surpasses 100 Million Unit Milestone

Singapore 20 August 2014 – STATS ChipPAC, a leading provider of advanced semiconductor packaging and test services, announced today that it has shipped over 100 million semiconductor packages with the Company’s fcCuBE® technology, advanced flip chip packaging with fine pitch copper (Cu) column bumps, Bond-on-Lead (BOL) interconnection and enhanced assembly processes.

fcCuBE® technology is well established in the mobile market with the most significant production volume to date in small chip scale packages where the performance, size and cost benefits successfully address customer requirements in smartphones, tablets and wearable devices. The compelling performance and cost advantages of fcCuBE are also accelerating the diversification of this advanced technology into large die packages for consumer and networking applications where very high performance, reliability and processing speeds are imperative.

“The exceptional success of fcCuBE in the mobile market over the last year is a reflection of the complex performance and form factor requirements that our customers face and the clear advantages of this advanced technology. Demand for greater functionality and significantly higher processing speeds in consumer and networking devices is also driving flip chip packaging technology for ICs containing ultra low K dielectrics, very large package sizes, very fine bump pitches and lead-free solder,” said Dr. Han Byung Joon, Executive Vice President and Chief Technology Officer, STATS ChipPAC. “fcCuBE has proven to be a scalable technology that cost effectively addresses the technical requirements for high performance devices.”

In consumer applications such as set top boxes (STB) and digital television (DTV) ICs, higher functionality, faster data rates and increased bandwidth are required for enhanced user interfaces, rich graphics and outstanding audio quality. Wire bonding technology, a popular packaging choice in the past, is often unable to successfully address the increased thermal and electrical performance requirements for next generation consumer applications and, as a result, semiconductor companies are turning to high performance flip chip interconnect to differentiate their products. The BOL interconnection and very fine pitch Cu bumps in fcCuBE technology deliver exceptionally high I/O density and bandwidth with excellent electromigration (EM) performance for high current carrying applications such as STB and DTV ICs at a cost competitive price point for customers.

The functional and performance requirements for networking devices continue to evolve as well, driving demand for larger and thinner packages supporting very high current densities and bandwidth requirements. These high performance devices also require a steady and consistent supply of power which becomes challenging as device functionality increases. In addition, there are yield and reliability concerns that arise from the larger package sizes and very fine pitch interconnection that is required to produce higher I/O densities.  fcCuBE technology significantly reduces the substrate layer count and complexity, achieving a thinner, lower cost package with high power integrity, superior control over thermal performance and higher resistance to EM over standard flip chip packages.

“Over the course of the last year, rapidly increasing density, performance and bandwidth challenges have become a driving force for customers who are looking for a powerful, cost effective flip chip technology to support their next generation mobile, consumer and networking applications,” said Chong Khin Mien, Senior Vice President of Product and Technology Marketing, STATS ChipPAC. “The growth in our fcCuBE production volume is a clear vote of customer confidence in our ability to deliver an advanced packaging solution that best meets the cost and performance targets for their specific product requirements.”



Read the complete story ...
Featured Video
Latest Blog Posts
Vijay ChobisaSiemens EDA
by Vijay Chobisa
The Rise of Custom Acceleration
Bob Smith, Executive DirectorBridging the Frontier
by Bob Smith, Executive Director
Nomination Deadline for Phil Kaufman Award and Hall of Fame: June 30
Jobs
Senior DPU System Application Engineer for Nvidia at Santa Clara, California
Design Verification Engineer for Blockwork IT at Milpitas, California
Hardware Engineer for PTEC Solutions at Fremont, California
Senior Post Silicon Hardware Engineer for Nvidia at Santa Clara, California
Upcoming Events
Design Automation Conference (DAC) 2024 at Moscone West, San Francisco CA - Jun 23 - 27, 2024
SemiconWest - 2024 at Moscone Center San Francisco CA - Jul 9 - 11, 2024
Flash Memory 2024 Conference & Expo FMS2024 at Santa Clara Convention Center Santa Clara CA - Aug 6 - 8, 2024



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering TechJobsCafe - Technical Jobs and Resumes GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise