Mentor Graphics Announces New HyperLynx Technology with Advanced 3D Channel and Trace Modeling, Superior Accuracy and Fastest Simulation Performance

SANTA CLARA, Calif. — (BUSINESS WIRE) — January 30, 2013Mentor Graphics Corporation (NASDAQ: MENT) today announced the newest release of its market-leading HyperLynx® product for superior high-speed design and analysis. Key features in the new HyperLynx product release include advanced 3D channel and trace modeling, improved DDR signoff verification, and accelerated simulation performance—up to 5X faster. Engineers and designers who use the HyperLynx products during the system design process can quickly analyze potential high-speed design issues that can impact signal integrity, power integrity, and electromagnetic interference (EMI) performance. These new capabilities will improve product quality and performance by correcting problems earlier in the design process with minimized risk and greater productivity.

“In applications above 10 Gbps, insertion loss will often exceed -12 dB at the Nyquist and eyes will be completely closed. Successful designs require getting everything in the design right and building confidence in the design early in the design cycle with accurate simulations,” stated Eric Bogatin, signal integrity evangelist, Bogatin Enterprises, a wholly owned subsidiary of Teledyne-LeCroy. “The accuracy of the latest release of Mentor Graphics HyperLynx was recently validated with a 12.5 Gbps backplane design from Molex that included causal material models, copper surface texture contributions, via models, mode conversion and reflections from integrated S-parameter models of connectors.”

Advanced Channel and Trace Modeling

The new HyperLynx product decreases the amount of channel modeling that requires 3D analysis with advanced area fill-aware 2.5D planar trace extraction. When this advanced feature is enabled, the system will model variations in signal trace impedance or delays due to non-ideal planes and references (complex area fills with voids and cuts). The resulting impedance variation effects are included during time domain simulation and s-parameter model extraction.

Where necessary, the HyperLynx product also provides full 3D extraction and modeling. The designer can quickly select board areas for 3D full wave analysis, including exporting the full channel to the schematic editor for auto-port creation, assignment and simulation, tightly integrating the HyperLynx 3D EM full wave solver.

Lightning Fast Simulator

The newest release of the HyperLynx product provides fast and powerful analysis results, with an average of 5x simulation performance improvement over the previous release. Internal tests of earlier versions and the new HyperLynx product release show a significant increase in the performance of the circuit simulator, especially for large-scale batch-mode analysis with complex stimulus (for example, DDRx simulation). In addition to substantially increased performance, the upgraded simulator takes extra care to avoid accuracy problems for circuits involving short transmission lines, which are common when modeling PCB-trace meanders. Many of the non-Mentor® simulators—especially SPICE-based ones—round-up or eliminate the short delays of small routing segments based on the analysis time step, but the HyperLynx tool accurately preserves such effects, including during complex crosstalk simulations. Overall, especially for large boards with a significant number of delay-tuned nets, customers will see high-accuracy results in noticeably less simulation time.

Here are a few of the powerful analysis capabilities found in this new HyperLynx release:

  • Pre-layout DDRx signal integrity and comprehensive cycle-based timing simulation during parametric sweeps. The HyperLynx DDRx wizard supports DDR3L and DDR3U supply levels by incorporating the required derating tables, timing models, and voltage levels, plus test-load compensation of signal launch delays using the DDRx wizard.
  • Batch support of s-parameter models from the post-route environment; interconnect modeling with accurate wideband dielectric models and surface roughness
  • Advanced meshing for DC drop analysis to review accuracy of narrow slivers of metals within complex designs
  • Accelerated simulation flow of IBIS AMI models in statistical mode with LTI equalization algorithms; this feature is based on peak distortion analysis techniques and statistical algorithms that process impulse response of the channel directly for eye diagram generation to quickly produce results for buffers with LTI equalization schemes down to very low BER
  • Improvements to the advanced waveform viewer and processor, a graphical environment for displaying and analyzing large sets of simulation results that has many advanced measurements for complex waveform processing using a rich set of calculator functions. Improvements include an interactive simulation GUI that automatically plots centered eye diagrams.

HyperLynx Product Availability

The new HyperLynx release will ship in March 2013 and will be interfaced with all major PCB layout tools including the Mentor Expedition® Enterprise, Board Station® and PADS®, Cadence Allegro and Zuken CR. For more information, visit the website: www.mentor.com/hyperlynx.

About Mentor Graphics

Mentor Graphics Corporation (NASDAQ: MENT ) is a world leader in electronic hardware and software design solutions, providing products, consulting services and award-winning support for the world’s most successful electronics and semiconductor companies. Established in 1981, the company reported revenues over the last 12 months of about $1,015 million. Corporate headquarters are located at 8005 S.W. Boeckman Road, Wilsonville, Oregon 97070-7777. World Wide Web site: http://www.mentor.com/ .

1 | 2  Next Page »
Aldec

Shift Left with Calibre

Featured Video
Jobs
FPGA Design Verification Engineer for General Dynamics Mission Systems at Dedham, Massachusetts
Advanced Mechanical Engineer for General Dynamics Mission Systems at Marion, Virginia
RF Design Engineer for Blockwork IT at San Francisco, California
ASIC Verification Engineer, GPU - New College Grad 2024 for Nvidia at Santa Clara, California
Design Verification Engineer for Blockwork IT at Milpitas, California
Electrical Engineer - ASIC/FPGA for General Dynamics Mission Systems at Florham Park, New Jersey
Upcoming Events
North America Technology Symposium at Santa Clara Convention Center 5001 Great America Parkway, Santa Clara, CA - Apr 24, 2024
IP-SOC Silicon Valley 24 at Hyatt Regency Santa Clara 5101 Great America Parkway, Santa Clara CA - Apr 25, 2024
MEMS & Sensors Technical Congress - MSTC 2024 at University of California, Los Angeles 405 Hilgard Avenue, Covel Commons in Sunset Village, Housing at Luskin Center Los Angeles CA - May 1 - 2, 2024
ChipEx2024 at Tel-Aviv Expo Center & Hilton Hotel Tel-aviv Israel - May 7 - 8, 2024



© 2024 Internet Business Systems, Inc.
670 Aberdeen Way, Milpitas, CA 95035
+1 (408) 882-6554 — Contact Us, or visit our other sites:
AECCafe - Architectural Design and Engineering TechJobsCafe - Technical Jobs and Resumes GISCafe - Geographical Information Services  MCADCafe - Mechanical Design and Engineering ShareCG - Share Computer Graphic (CG) Animation, 3D Art and 3D Models
  Privacy PolicyAdvertise